A high-speed four-parallel radix-24 FFT/IFFT processor for UWB applications

被引:45
|
作者
Shin, Minhyeok [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
关键词
D O I
10.1109/ISCAS.2008.4541579
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a novel high-speed low-complexity four data-path 128-point radix-2(4) FFT/IFFT processor for high-throughput MB-OFDM UWB systems. The high radix radix-2(4) multi-path delay feed-back (MDF) FFT architecture provides a higher throughput rate and low hardware complexity by using a four-parallel data-path scheme. A method for compensating the truncation error of fixed-width Booth multipliers with a Dadda reduction network is also employed, which maintains the input and output at 10-bit width with 33dB SQNR. This method leads to reduction of truncation errors compared with direct-truncated Booth multipliers. The proposed FFT/IFFT processor has been designed and implemented with 0.18-mu m CMOS technology and a supply voltage of 1.8V. The proposed four-parallel FFT/IFFT processor has a throughput rate of up to 1.8 Gsamplels at 450 MHz while requiring much smaller hardware complexity.
引用
收藏
页码:960 / 963
页数:4
相关论文
共 50 条
  • [1] A high-speed low-complexity two-parallel radix-24 FFT/IFFT processor for UWB applications
    Lee, Hanho
    Shin, Minhyeok
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 284 - 287
  • [2] A high-speed two-parallel radix-24 FFT/IFFT processor for MB-OFDM UWB systems
    Lee, Jeesung
    Lee, Hanho
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04) : 1206 - 1211
  • [3] A High Performance Four-Parallel 128/64-point Radix-24 FFT/IFFT Processor for MIMO-OFDM Systems
    Liu, Hang
    Lee, Hanho
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 834 - 837
  • [4] A high-speed, low-complexity Radix-24 FFT processor for MB-OFDM UWB systems
    Lee, Jeesung
    Lee, Hanho
    Cho, Sang-in
    Choi, Sang-Sung
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4719 - +
  • [5] High Speed FFT Processor Design using Radix-24 Pipelined Architecture
    Badar, Swapnil
    Dandekar, D. R.
    2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC), 2015, : 1050 - 1055
  • [6] Design and implementation of high speed, low complexity FFT/IFFT processor using modified mixed radix-24–22-23 algorithm for high data rate applications
    Arun C.A.
    Sahayasheela M.
    Gnanaguru G.
    International Journal of Information Technology, 2023, 15 (1) : 161 - 168
  • [7] Design of low power and high speed FFT/IFFT processor for UWB system
    State Key Lab. of ASIC and System Micro-/Nano-Electronics Science and Technology Innovation Platform, Fudan University, Shanghai 201203, China
    Tongxin Xuebao/Journal on Communications, 2008, 29 (09): : 40 - 45
  • [8] Memory-efficient and high-speed split-radix FFT/IFFT processor based on pipelined CORDIC rotations
    Sung, T. -Y.
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2006, 153 (04): : 405 - 410
  • [9] A 1-GS/s FFT/IFFT processor for UWB applications
    Lin, YW
    Liu, HY
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (08) : 1726 - 1735
  • [10] HIGH-SPEED FFT PROCESSOR
    ALI, ZM
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1978, 26 (05) : 690 - 696