High Speed FFT Processor Design using Radix-24 Pipelined Architecture

被引:0
|
作者
Badar, Swapnil [1 ]
Dandekar, D. R. [1 ]
机构
[1] BDCE, Dept Elect Engn, Sevagram 442302, Wardha, India
关键词
FFT; Radix-2(4) Pipeline feed forward architecture; VHDL; Xilinx;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper present a design of Fast Fourier Transform (FFT) processor for high speed DSP application like OFDM based communication systems such as digital audio and video broadcasting (DAB & DVB), asymmetric digital subscriber loop (ADSL), where the basic need of this type of application is high speed processing on data. We designed high speed FFT processor with pipelined architecture which is efficient in terms of latency, with using fastest processing elements. In FFT processing, there are number of complex multiplication & addition operation. Multipliers takes more time for calculation therefore it increases the delay of FFT processor, hence the performance of processing element depends mostly on multipliers. We have designed the processing element i.e. floating point multiplier using two different types of fixed point multipliers, CSA multiplier which is conventionally high speed multiplier & Vedic multiplier based on Vedic mathematics. We have done the comparative analysis of CSA multiplier & Vedic multiplier on Xilinx 13.1i with Spartan-6 device (xc6slx100t-4-fgg900). Using these we have designed radix-24 pipelined architecture FFT processor.
引用
下载
收藏
页码:1050 / 1055
页数:6
相关论文
共 50 条
  • [1] A high-speed four-parallel radix-24 FFT/IFFT processor for UWB applications
    Shin, Minhyeok
    Lee, Hanho
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 960 - 963
  • [2] Analysis and Design of Low Power Radix-4 FFT Processor using Pipelined Architecture
    Sophy, P. Augusta
    Srinivasan, R.
    Raja, J.
    Avinash, M.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTING AND COMMUNICATIONS TECHNOLOGIES (ICCCT 15), 2015, : 227 - 232
  • [3] A high-speed, low-complexity Radix-24 FFT processor for MB-OFDM UWB systems
    Lee, Jeesung
    Lee, Hanho
    Cho, Sang-in
    Choi, Sang-Sung
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4719 - +
  • [4] Design and implementation of high speed, low complexity FFT/IFFT processor using modified mixed radix-24–22-23 algorithm for high data rate applications
    Arun C.A.
    Sahayasheela M.
    Gnanaguru G.
    International Journal of Information Technology, 2023, 15 (1) : 161 - 168
  • [5] A high-speed two-parallel radix-24 FFT/IFFT processor for MB-OFDM UWB systems
    Lee, Jeesung
    Lee, Hanho
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04) : 1206 - 1211
  • [6] A high-speed low-complexity two-parallel radix-24 FFT/IFFT processor for UWB applications
    Lee, Hanho
    Shin, Minhyeok
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 284 - 287
  • [7] A Low-power Variable-length FFT Processor Base on Radix-24 Algorithm
    Lu, Qingwang
    Wang, Xin'an
    Niu, JiuChong
    2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 129 - 132
  • [8] FPGA implementation of Radix-22 Pipelined FFT Processor
    Saeed, Ahmed
    Elbably, M.
    Abdelfadeel, G.
    Eladawy, M. I.
    SIGNAL PROCESSING SYSTEMS, 2009, : 109 - +
  • [9] High Speed. Pipelined 64-Point FFT Processor based on Radix-22 for Wireless LAN
    Bansal, Manish
    Nakhate, Sangeeta
    2017 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2017, : 607 - 612
  • [10] A High Performance Four-Parallel 128/64-point Radix-24 FFT/IFFT Processor for MIMO-OFDM Systems
    Liu, Hang
    Lee, Hanho
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 834 - 837