High Speed FFT Processor Design using Radix-24 Pipelined Architecture

被引:0
|
作者
Badar, Swapnil [1 ]
Dandekar, D. R. [1 ]
机构
[1] BDCE, Dept Elect Engn, Sevagram 442302, Wardha, India
关键词
FFT; Radix-2(4) Pipeline feed forward architecture; VHDL; Xilinx;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper present a design of Fast Fourier Transform (FFT) processor for high speed DSP application like OFDM based communication systems such as digital audio and video broadcasting (DAB & DVB), asymmetric digital subscriber loop (ADSL), where the basic need of this type of application is high speed processing on data. We designed high speed FFT processor with pipelined architecture which is efficient in terms of latency, with using fastest processing elements. In FFT processing, there are number of complex multiplication & addition operation. Multipliers takes more time for calculation therefore it increases the delay of FFT processor, hence the performance of processing element depends mostly on multipliers. We have designed the processing element i.e. floating point multiplier using two different types of fixed point multipliers, CSA multiplier which is conventionally high speed multiplier & Vedic multiplier based on Vedic mathematics. We have done the comparative analysis of CSA multiplier & Vedic multiplier on Xilinx 13.1i with Spartan-6 device (xc6slx100t-4-fgg900). Using these we have designed radix-24 pipelined architecture FFT processor.
引用
下载
收藏
页码:1050 / 1055
页数:6
相关论文
共 50 条
  • [21] Design and Implementation of 1024 Point Pipelined Radix 4 FFT Processor on FPGA for Biomedical Signal Processing Applications
    Sankaran, Aditya
    Reddy, M. Srikanth
    Arunkumar, Kr
    Bhaskar, M.
    2020 6TH IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2020) (FORMERLY INIS), 2020, : 1 - 6
  • [22] FPGA implementation of Hilbert Transform via Radix-22 Pipelined FFT Processor
    Rani, Archna
    Verma, Ram Mohan
    Jaiswal, Saurabh
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [23] A self-timed, pipelined floating point FFT processor architecture
    Dabbagh-Sadeghipour, K
    Eshghi, M
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 33 - 36
  • [24] PARALLEL - PIPELINED RADIX-22 FFT ARCHITECTURE FOR REAL VALUED SIGNALS
    Ayinala, Manohar
    Parhi, Keshab K.
    2010 CONFERENCE RECORD OF THE FORTY FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS (ASILOMAR), 2010, : 1274 - 1278
  • [25] A Flexible-Channel MDF Architecture for Pipelined Radix-2 FFT
    Zhou, Xiao
    Chen, Xuerong
    He, Yi
    Mou, Xingang
    IEEE ACCESS, 2023, 11 : 38023 - 38033
  • [26] HIGH-SPEED FFT PROCESSOR
    ALI, ZM
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1978, 26 (05) : 690 - 696
  • [27] A high speed pipelined radix-16 Booth multiplier architecture for FPGA implementation
    Cekli, Serap
    Akman, Ali
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 185
  • [28] Implementation of a High-Speed Pipelined FFT Processor using Dadda Multipliers to Process Two Independent Data Streams
    Ganesh, K.
    Pushpalatha, P.
    2017 6TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (TRENDS AND FUTURE DIRECTIONS) (ICRITO), 2017, : 500 - 504
  • [29] High speed eight-parallel mixed-radix FFT Processor for OFDM systems
    Kim, Eun Ji
    Sunwoo, Myung Hoon
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1684 - 1687
  • [30] Radix-8 FFT Processor Design Based on FPGA
    Sun, Mingxi
    Tian, Liyu
    Dai, Dongmin
    2012 5TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), 2012, : 1453 - 1457