High Speed FFT Processor Design using Radix-24 Pipelined Architecture

被引:0
|
作者
Badar, Swapnil [1 ]
Dandekar, D. R. [1 ]
机构
[1] BDCE, Dept Elect Engn, Sevagram 442302, Wardha, India
关键词
FFT; Radix-2(4) Pipeline feed forward architecture; VHDL; Xilinx;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper present a design of Fast Fourier Transform (FFT) processor for high speed DSP application like OFDM based communication systems such as digital audio and video broadcasting (DAB & DVB), asymmetric digital subscriber loop (ADSL), where the basic need of this type of application is high speed processing on data. We designed high speed FFT processor with pipelined architecture which is efficient in terms of latency, with using fastest processing elements. In FFT processing, there are number of complex multiplication & addition operation. Multipliers takes more time for calculation therefore it increases the delay of FFT processor, hence the performance of processing element depends mostly on multipliers. We have designed the processing element i.e. floating point multiplier using two different types of fixed point multipliers, CSA multiplier which is conventionally high speed multiplier & Vedic multiplier based on Vedic mathematics. We have done the comparative analysis of CSA multiplier & Vedic multiplier on Xilinx 13.1i with Spartan-6 device (xc6slx100t-4-fgg900). Using these we have designed radix-24 pipelined architecture FFT processor.
引用
下载
收藏
页码:1050 / 1055
页数:6
相关论文
共 50 条
  • [41] Fixed-Point Analysis and Parameter Optimization of the Radix-2k Pipelined FFT Processor
    Wang, Jian
    Xiong, Chunlin
    Zhang, Kangli
    Wei, Jibo
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2015, 63 (18) : 4879 - 4893
  • [42] High Speed VLSI Architecture Design Using FFT for 5G Communications
    Devi, P. Lakshmi
    Malipatil, Somashekhar
    Surekha, P. S.
    INVENTIVE COMPUTATION AND INFORMATION TECHNOLOGIES, ICICIT 2021, 2022, 336 : 297 - 304
  • [43] An ultra high-speed FFT processor
    Zhong, K
    He, H
    Zhu, GX
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 37 - 40
  • [44] ASIC Design of Radix-2,8-Point FFT Processor
    Kulkarni, Prasad
    Hogade, B. G.
    Kulkarni, Vidula
    Turku, Varsha
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2021, 80 (03): : 230 - 238
  • [45] A triple port ram based low power commutator architecture for a pipelined FFT processor
    Hasan, M
    Arslan, T
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 353 - 356
  • [46] Design of low power and high speed FFT/IFFT processor for UWB system
    State Key Lab. of ASIC and System Micro-/Nano-Electronics Science and Technology Innovation Platform, Fudan University, Shanghai 201203, China
    Tongxin Xuebao/Journal on Communications, 2008, 29 (09): : 40 - 45
  • [47] Design of Pipelined Adaptive DFE Architecture For High Speed Channel Equalization
    Mandal, A.
    Mishra, R.
    INFOCOMMUNICATIONS JOURNAL, 2015, 7 (03): : 42 - 49
  • [48] High-speed pipelined ECC processor on FPGA
    Chelton, William
    Benaissa, Mohammed
    2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 136 - 141
  • [49] VLSI architecture of a high performance parallel FFT processor
    Wan, HX
    Gao, ZB
    Chen, H
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 8, 2005, : 472 - 478
  • [50] RADIX-2 FFT BUTTERFLY PROCESSOR USING DISTRIBUTED ARITHMETIC
    MACTAGGART, IR
    JACK, MA
    ELECTRONICS LETTERS, 1983, 19 (02) : 43 - 44