High Speed FFT Processor Design using Radix-24 Pipelined Architecture

被引:0
|
作者
Badar, Swapnil [1 ]
Dandekar, D. R. [1 ]
机构
[1] BDCE, Dept Elect Engn, Sevagram 442302, Wardha, India
关键词
FFT; Radix-2(4) Pipeline feed forward architecture; VHDL; Xilinx;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper present a design of Fast Fourier Transform (FFT) processor for high speed DSP application like OFDM based communication systems such as digital audio and video broadcasting (DAB & DVB), asymmetric digital subscriber loop (ADSL), where the basic need of this type of application is high speed processing on data. We designed high speed FFT processor with pipelined architecture which is efficient in terms of latency, with using fastest processing elements. In FFT processing, there are number of complex multiplication & addition operation. Multipliers takes more time for calculation therefore it increases the delay of FFT processor, hence the performance of processing element depends mostly on multipliers. We have designed the processing element i.e. floating point multiplier using two different types of fixed point multipliers, CSA multiplier which is conventionally high speed multiplier & Vedic multiplier based on Vedic mathematics. We have done the comparative analysis of CSA multiplier & Vedic multiplier on Xilinx 13.1i with Spartan-6 device (xc6slx100t-4-fgg900). Using these we have designed radix-24 pipelined architecture FFT processor.
引用
下载
收藏
页码:1050 / 1055
页数:6
相关论文
共 50 条
  • [31] Design and Simulation on High Speed FFT Processor in Radar Signal Processing
    Li, Shunxin
    Mo, Yufan
    ADVANCED BUILDING MATERIALS AND STRUCTURAL ENGINEERING, 2012, 461 : 333 - 337
  • [32] Redundancy design of a wafer scale and high-speed FFT processor
    Hachinohe Inst of Technology, Japan
    Systems and Computers in Japan, 1997, 28 (06) : 18 - 28
  • [33] Design of 32-Point Mixed Radix Fft Processor using Csd Multiplier
    Kaur, Rajdeep
    Singh, Tarandip
    2016 FOURTH INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2016, : 538 - 543
  • [34] A Modified Radix-24 SDF Pipelined OFDM Module for FPGA based MB-OFDM UWB Systems
    Santhi, M.
    Kumar, S. Arun
    Kalish, G. S. Praveen
    Murali, K.
    Siddharth, S.
    Lakshminarayanan, G.
    ICCN: 2008 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING, 2008, : 289 - 293
  • [35] The Design and Implementation of High Speed Hybrid Radices Reconfigurable FFT Processor
    Yuan, Qiao
    Zhang, Huajian
    Song, Yukun
    Li, Chongyang
    Liu, Xueyi
    Yan, Zheng
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [36] An FPGA-Based Implementation of a Pipelined FFT Processor for High-Speed Signal Processing Applications
    Ngoc-Hung Nguyen
    Khan, Sheraz Ali
    Kim, Cheol-Hong
    Kim, Jong-Myon
    APPLIED RECONFIGURABLE COMPUTING, 2017, 10216 : 81 - 89
  • [37] Single channel pipelined variable-length FFT processor design
    Wang, Jiale
    Xie, Yizhuang
    Yang, Chen
    JOURNAL OF ENGINEERING-JOE, 2019, 2019 (21): : 7709 - 7712
  • [38] An Evaluation of High-Throughput Scalable Radix-4 FFT Processor Architecture Using Fixed-Point Arithmetic
    Kawabata, Tomotaka
    Tsutsui, Hiroshi
    2020 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA ASC), 2020, : 114 - 117
  • [39] Towards design and automation of a scalable split-radix FFT processor for high throughput applications
    Raul, Adnan
    Pasha, Muhammad Adeel
    Masud, Shahid
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 65 : 148 - 157
  • [40] HIGH-SPEED FFT PROCESSOR.
    Ali, Zaheer M.
    IEEE Transactions on Communications, 1978, COM-26 (05): : 690 - 696