A high-speed four-parallel radix-24 FFT/IFFT processor for UWB applications

被引:45
|
作者
Shin, Minhyeok [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
来源
PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10 | 2008年
关键词
D O I
10.1109/ISCAS.2008.4541579
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a novel high-speed low-complexity four data-path 128-point radix-2(4) FFT/IFFT processor for high-throughput MB-OFDM UWB systems. The high radix radix-2(4) multi-path delay feed-back (MDF) FFT architecture provides a higher throughput rate and low hardware complexity by using a four-parallel data-path scheme. A method for compensating the truncation error of fixed-width Booth multipliers with a Dadda reduction network is also employed, which maintains the input and output at 10-bit width with 33dB SQNR. This method leads to reduction of truncation errors compared with direct-truncated Booth multipliers. The proposed FFT/IFFT processor has been designed and implemented with 0.18-mu m CMOS technology and a supply voltage of 1.8V. The proposed four-parallel FFT/IFFT processor has a throughput rate of up to 1.8 Gsamplels at 450 MHz while requiring much smaller hardware complexity.
引用
收藏
页码:960 / 963
页数:4
相关论文
共 50 条
  • [21] Low-power and high speed 128-point pipline FFT/IFFT processor for OFDM applications
    Rajaveerappa, D.
    Umapathy, K.
    International Journal of Computer Science Issues, 2012, 9 (02): : 513 - 519
  • [22] Low-power, high-speed FFT processor for MB-OFDM UWB application
    Liang, Guixuan
    He, Danping
    de la Torre, Eduardo
    Riesgo, Teresa
    VLSI CIRCUITS AND SYSTEMS V, 2011, 8067
  • [23] A Radix 22 Based Parallel Pipeline FFT Processor for MB-OFDM UWB system
    Li, Nuo
    van der Meijs, N. P.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 383 - 386
  • [24] High Speed High Throughput FFT/IFFT Processor ASIC for Mobile Wi-Max
    Chhatbar, Taral D.
    Darji, Anand D.
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 680 - 683
  • [25] Design of Eight Parallel 512-Point MDF FFT/IFFT Processor for WPAN Applications
    Arun, C. A.
    Periasamy, Prakasam
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)
  • [26] A mixed radix based parallel pipeline FFT processor for MB-OFDM based UWB systems
    Yin, Xiu-Wen
    Tan, Hong-Zhou
    WIRELESS COMMUNICATION AND SENSOR NETWORK, 2016, : 494 - 500
  • [27] A pipelined area-efficient and high-speed reconfigurable processor for floating-point FFT/IFFT and DCT/IDCT computations
    Wang, Mingyu
    Wang, Fang
    Wei, Shaojun
    Li, Zhaolin
    MICROELECTRONICS JOURNAL, 2016, 47 : 19 - 30
  • [28] NOVEL HIGH-SPEED FPGA-BASED FFT PROCESSOR
    王旭东
    徐伟
    党小宇
    Transactions of Nanjing University of Aeronautics & Astronautics, 2013, 30 (01) : 82 - 87
  • [29] A high-speed MIMO FFT processor with full hardware utilization
    Li, Chien-Sung
    Wang, Shuenn-Shyang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (08) : 1534 - 1550
  • [30] Redundancy design of a wafer scale and high-speed FFT processor
    Hachinohe Inst of Technology, Japan
    Systems and Computers in Japan, 1997, 28 (06) : 18 - 28