A high-speed low-complexity two-parallel radix-24 FFT/IFFT processor for UWB applications

被引:9
|
作者
Lee, Hanho [1 ]
Shin, Minhyeok [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
关键词
D O I
10.1109/ASSCC.2007.4425686
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-speed, low-complexity two data-path 128-point radix-2(4) FFT/IFFT processor for MB-OFDM ultrawideband (UWB) systems. The proposed FFT processor uses a method for compensating the truncation error of fixed-with Booth multipliers with Dadda reduction network, which keep the input and output the 8-bit width. This method leads to reduction of truncation errors compared with direct-truncated multipliers. It provides lower hardware complexity and high throughput with almost same SQNR compared with direct-truncated Booth multipliers. The proposed FFT/IFFT processor has been designed and implemented with 0.18-mu m CMOS technology in a supply voltage of 1.8 V. The proposed two-parallel FFT/IFFT processor has a throughput rate of up to 900 Msample/s at 450 MHz while requiring much smaller hardware complexity.
引用
下载
收藏
页码:284 / 287
页数:4
相关论文
共 50 条
  • [21] Low-complexity high-speed decimation filters
    Gao, YH
    Jia, LH
    Tenhunen, H
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 122 - 125
  • [22] High-speed parallel FFT-processor for a radio astronomy telescope
    Iwase, Seiichiro
    Okita, Toshimichi
    Yamazaki, Takao
    Daishido, Tsuneaki
    Asuma, Kuniyuki
    Electronics and Communications in Japan, Part III: Fundamental Electronic Science (English translation of Denshi Tsushin Gakkai Ronbunshi), 1989, 72 (05): : 109 - 117
  • [23] Low-complexity, energy-efficient fully parallel split-radix FFT architecture
    Hazarika, Jinti
    Ahamed, Shaik Rafi
    Nemade, Harshal B.
    ELECTRONICS LETTERS, 2022, 58 (18) : 678 - 680
  • [24] High-speed and low-power split-radix FFT
    Yeh, WC
    Jen, CW
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2003, 51 (03) : 864 - 874
  • [25] A High-Speed and Low-Complexity Lens Distortion Correction Processor for Wide-Angle Cameras
    Kim, Won-Tae
    Jeong, Hui-Sung
    Lee, Gwang-Ho
    Kim, Tae-Hwan
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 39 - 40
  • [26] High speed eight-parallel mixed-radix FFT Processor for OFDM systems
    Kim, Eun Ji
    Sunwoo, Myung Hoon
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1684 - 1687
  • [27] A high-speed low-complexity VLSI SISO architecture
    Nabipoor, M.
    Khodaian, S. A.
    Sedaghati-Mokhtari, N.
    Fakhraie, S. M.
    Jamali, S. H.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1512 - +
  • [28] A Low-complexity FFT Processor using Two-Dimensional Algebraic Integer Encoding
    Yun, Sangho
    Wu, Fan
    Sobelman, Gerald E.
    Zhou, Xiaofang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 737 - 740
  • [29] Low-power and high-speed CORDIC-based split-radix FFT processor for OFDM systems
    Sung, Tze-Yun
    Hsin, Hsi-Chin
    Cheng, Yi-Peng
    DIGITAL SIGNAL PROCESSING, 2010, 20 (02) : 511 - 527
  • [30] A LOW-COMPLEXITY HIGH-SPEED DIGITAL SUBSCRIBER LOOP TRANSCEIVER
    COLE, NG
    YOUNG, G
    LYNCHAIRD, NJ
    FOSTER, KT
    BILLINGTON, NJ
    BRITISH TELECOM TECHNOLOGY JOURNAL, 1992, 10 (01): : 72 - 79