High-speed and low-power split-radix FFT

被引:115
|
作者
Yeh, WC [1 ]
Jen, CW
机构
[1] ZyDAS Technol Corp, Hsinchu, Taiwan
[2] Natl Chiao Tung Univ, Inst Elect Engn, Dept Elect Engn, Hsinchu, Taiwan
关键词
low power FFT; split-radix FFT;
D O I
10.1109/TSP.2002.806904
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel split-radix fast Fourier transform (SRFFT) pipeline architecture design. A mapping methodology has been developed to obtain regular and modular pipeline for split-raftx algorithm. The pipeline is repartitioned to balance the latency between complex multiplication and butterfly operation by using carry-save addition. The number of complex multiplier is minimized via a bit-inverse and bit-reverse data scheduling scheme. One can also apply the design methodology described here to obtain regular and modular pipeline for the other Cooley-Tukey-based algorithms. For an N(= 2(n))-point FFT, the requirements are log(4) N - 1 multipliers, 4 log(4) N complex adders, and memory of size N - 1 complex words for data reordering. The initial latency is N + 2 log, N clock cycles. On the average, it completes an N-point FFT in N clock cycles. From post-layout simulations, the maximum clock rate is 150 MHz (75 MHz) at 3.3 v (2.7 v), 25degreesC (100degreesC) using a 0.35-mum cell library from Avant!. A 64-point SRFFT pipeline design has been implemented and consumes 507 mW at 100 MHz, 3.3 v, and 25degreesC. Compared with a radix-2(2) FFT implementation, the power consumption is reduced by an amount of 15%, whereas the speed is improved by 14.5%.
引用
收藏
页码:864 / 874
页数:11
相关论文
共 50 条
  • [1] Low-power and high-speed CORDIC-based split-radix FFT processor for OFDM systems
    Sung, Tze-Yun
    Hsin, Hsi-Chin
    Cheng, Yi-Peng
    DIGITAL SIGNAL PROCESSING, 2010, 20 (02) : 511 - 527
  • [2] A Novel Low-Power and In-Place Split-Radix FFT Processor
    Qian, Zhuo
    Margala, Martin
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 81 - 82
  • [3] A low-power twiddle factor addressing architecture for split-radix FFT processor
    Liu, Mingjin
    Zhao, Ping
    Wu, Tianshu
    Parhi, Keshab K.
    Zeng, Xiaoyang
    Chen, Yun
    MICROELECTRONICS JOURNAL, 2021, 117
  • [4] Low-Power Split-Radix FFT Processors Using Radix-2 Butterfly Units
    Qian, Zhuo
    Margala, Martin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (09) : 3008 - 3012
  • [5] FPGA Implementation of High Speed FFT algorithm Based on split-radix
    Xu Peng
    Chen Jin Shu
    2008 INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATION WORKSHOP: IITA 2008 WORKSHOPS, PROCEEDINGS, 2008, : 781 - 784
  • [6] Optimized power and speed of Split-Radix, Radix-4 and Radix-2 FFT structures
    Gilan, Mahsa Shirzadian
    Maham, Behrouz
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2024, 2024 (01):
  • [7] ON COMPUTING THE SPLIT-RADIX FFT
    SORENSEN, HV
    HEIDEMAN, MT
    BURRUS, CS
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1986, 34 (01): : 152 - 156
  • [8] ON HARDWARE IMPLEMENTATION OF THE SPLIT-RADIX FFT
    RICHARDS, MA
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1988, 36 (10): : 1575 - 1581
  • [9] An efficient split-radix FFT algorithm
    Bouguezel, S
    Ahmad, MO
    Swamy, MNS
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 65 - 68
  • [10] An extended split-radix FFT algorithm
    Takahashi, D
    IEEE SIGNAL PROCESSING LETTERS, 2001, 8 (05) : 145 - 147