A high-speed low-complexity two-parallel radix-24 FFT/IFFT processor for UWB applications

被引:9
|
作者
Lee, Hanho [1 ]
Shin, Minhyeok [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
关键词
D O I
10.1109/ASSCC.2007.4425686
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-speed, low-complexity two data-path 128-point radix-2(4) FFT/IFFT processor for MB-OFDM ultrawideband (UWB) systems. The proposed FFT processor uses a method for compensating the truncation error of fixed-with Booth multipliers with Dadda reduction network, which keep the input and output the 8-bit width. This method leads to reduction of truncation errors compared with direct-truncated multipliers. It provides lower hardware complexity and high throughput with almost same SQNR compared with direct-truncated Booth multipliers. The proposed FFT/IFFT processor has been designed and implemented with 0.18-mu m CMOS technology in a supply voltage of 1.8 V. The proposed two-parallel FFT/IFFT processor has a throughput rate of up to 900 Msample/s at 450 MHz while requiring much smaller hardware complexity.
引用
下载
收藏
页码:284 / 287
页数:4
相关论文
共 50 条
  • [41] A pipelined area-efficient and high-speed reconfigurable processor for floating-point FFT/IFFT and DCT/IDCT computations
    Wang, Mingyu
    Wang, Fang
    Wei, Shaojun
    Li, Zhaolin
    MICROELECTRONICS JOURNAL, 2016, 47 : 19 - 30
  • [42] A HIGH-SPEED FFT UNIT BASED ON A LOW-COST DIGITAL SIGNAL PROCESSOR
    TORTOLI, P
    ANDREUCCETTI, F
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1988, 35 (11): : 1434 - 1438
  • [43] A new fabric of reconfigurable FFT processor for high-speed and low-cost system
    Liu, Huan
    Pan, Wei
    Lin, Shui-Sheng
    PROCEEDINGS OF 2008 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2008, : 3525 - 3529
  • [44] A Low-Cost Continuous-Flow Parallel Memory-Based FFT Processor for UWB Applications
    Wey, Chin-Long
    Lin, Shin-Yo
    Wang, Hsu-Sheng
    Chen, Hung-Lieh
    Huang, Chun-Ming
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (01) : 315 - 323
  • [45] An FPGA-Based Implementation of a Pipelined FFT Processor for High-Speed Signal Processing Applications
    Ngoc-Hung Nguyen
    Khan, Sheraz Ali
    Kim, Cheol-Hong
    Kim, Jong-Myon
    APPLIED RECONFIGURABLE COMPUTING, 2017, 10216 : 81 - 89
  • [46] Low-Complexity Digital Equalizers for High-Speed Underwater Optical Wireless Communication
    Li Chao
    Hu Zhijia
    CHINESE JOURNAL OF ELECTRONICS, 2021, 30 (06) : 1167 - 1172
  • [47] Low-Complexity Digital Equalizers for High-Speed Underwater Optical Wireless Communication
    LI Chao
    HU Zhijia
    Chinese Journal of Electronics, 2021, 30 (06) : 1167 - 1172
  • [48] A Universal Methodology of Complex Number Computation for Low-Complexity and High-Speed Implementation
    Wang, Yu
    Zhang, Jin
    Wu, Youlong
    Lyu, Fei
    Luo, Yuanyong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,
  • [49] Design of Low-Complexity and High-Speed Digital Finite Impulse Response Filters
    Jaccottet, Diego
    Costa, Eduardo
    Aksoy, Levent
    Flores, Paulo
    Monteiro, Jose
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 292 - 297
  • [50] Low-Complexity and High-Speed Architecture Design Methodology for Complex Square Root
    Suresh Mopuri
    Amit Acharyya
    Circuits, Systems, and Signal Processing, 2021, 40 : 5759 - 5772