A high-speed low-complexity two-parallel radix-24 FFT/IFFT processor for UWB applications

被引:9
|
作者
Lee, Hanho [1 ]
Shin, Minhyeok [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
关键词
D O I
10.1109/ASSCC.2007.4425686
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-speed, low-complexity two data-path 128-point radix-2(4) FFT/IFFT processor for MB-OFDM ultrawideband (UWB) systems. The proposed FFT processor uses a method for compensating the truncation error of fixed-with Booth multipliers with Dadda reduction network, which keep the input and output the 8-bit width. This method leads to reduction of truncation errors compared with direct-truncated multipliers. It provides lower hardware complexity and high throughput with almost same SQNR compared with direct-truncated Booth multipliers. The proposed FFT/IFFT processor has been designed and implemented with 0.18-mu m CMOS technology in a supply voltage of 1.8 V. The proposed two-parallel FFT/IFFT processor has a throughput rate of up to 900 Msample/s at 450 MHz while requiring much smaller hardware complexity.
引用
下载
收藏
页码:284 / 287
页数:4
相关论文
共 50 条
  • [31] A low-complexity, high-speed Reed-Solomon decoder
    Lee, H
    Azam, A
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 127 - 130
  • [32] High-speed, low cost parallel memory-based FFT processors for OFDM applications
    Wey, Chin-Long
    Lin, Shin-Yo
    Tang, Wei-Chien
    Shine, Muh-Tien
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 783 - 787
  • [33] High-throughput Low-complexity Mixed-radix FFT Processor using a Dual-path Shared Complex Constant Multiplier
    Tram Thi Bao Nguyen
    Lee, Hanho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (01) : 101 - 109
  • [34] Design of FFT processor with low power complex multiplier for OFDM-based high-speed wireless applications
    Jiang, M
    Yang, B
    Fu, YL
    Jiang, AP
    Wang, XA
    Gan, XW
    Zhao, BY
    Zhang, TY
    IEEE INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2004 (ISCIT 2004), PROCEEDINGS, VOLS 1 AND 2: SMART INFO-MEDIA SYSTEMS, 2004, : 639 - 641
  • [35] A High-Speed and Low-Complexity Architecture for Softmax Function in Deep Learning
    Wang, Meiqi
    Lu, Siyuan
    Zhu, Danyang
    Lin, Jun
    Wang, Zhongfeng
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 223 - 226
  • [36] LOW-COMPLEXITY HIGH-SPEED 4-D TCM DECODER
    He, Jinjin
    Wang, Zhongfeng
    Liu, Huaping
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 216 - 220
  • [37] Low-Complexity Echo and NEXT Cancellers for High-Speed Ethernet Transceivers
    Chen, Jie
    Gu, Yongru
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (09) : 2827 - 2840
  • [38] High-speed low-complexity implementation for data weighted averaging algorithm
    Lee, DH
    Li, CC
    Kuo, TH
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 283 - 286
  • [39] High-Speed Low-Complexity Architecture for Reed-Solomon Decoders
    Lu, Yung-Kuei
    Shieh, Ming-Der
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (07): : 1824 - 1831
  • [40] A Low-Complexity High-Speed QR Decomposition Implementation for MIMO Receivers
    Patel, Dimpesh
    Shabany, Mahdi
    Gulak, P. Glenn
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 33 - 36