A New Reversible Design of BCD Adder

被引:0
|
作者
Thapliyal, Himanshu [1 ]
Ranganathan, Nagarajan [1 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33613 USA
关键词
CODED DECIMAL ADDERS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic is one of the emerging technologies having promising applications in quantum computing. In this work, we present new design of the reversible BCD adder that has been primarily optimized for the number of ancilla input bits and the number of garbage outputs. The number of ancilla input bits and the garbage outputs is primarily considered as an optimization criteria as it is extremely difficult to realize a quantum computer with many qubits. As the optimization of ancilla input bits and the garbage outputs may degrade the design in terms of the quantum cost and the delay, thus the quantum cost and the delay parameters are also considered for optimization with primary focus towards the optimization of the number of ancilla input bits and the garbage outputs. Firstly, we propose a new design of the reversible ripple carry adder having the input carry C-0 and is designed with no ancilla input bits. The proposed reversible ripple carry adder design with no ancilla input bits has less quantum cost and the logic depth (delay) compared to its existing counterparts. The existing reversible Peres gate and a new reversible gate called the TR gate is efficiently utilized to improve the quantum cost and the delay of the reversible ripple carry adder. The improved quantum design of the TR gate is also illustrated. Finally, the reversible design of the BCD adder is presented which is based on a 4 bit reversible binary adder to add the BCD number, and finally the conversion of the binary result to the BCD format using a reversible binary to BCD converter.
引用
收藏
页码:1180 / 1183
页数:4
相关论文
共 50 条
  • [21] Design of Optimized Reversible Binary and BCD Adders
    Nagamani, A. N.
    Ashwin, S.
    Agrawal, Vinod Kumar
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [22] High Speed BCD Adder
    Sundaresan, C.
    Chaitanya, C. V. S.
    Venkateswaran, P. R.
    Bhat, Somashekara
    Kumar, J. Mohan
    PROCEEDINGS OF THE 2011 2ND INTERNATIONAL CONGRESS ON COMPUTER APPLICATIONS AND COMPUTATIONAL SCIENCE, VOL 2, 2012, 145 : 113 - 118
  • [23] New Design of Reversible Full Adder/Subtractor Using R Gate
    Montaser, Rasha
    Younes, Ahmed
    Abdel-Aty, Mahmoud
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (01) : 167 - 183
  • [24] New Design of Reversible Full Adder/Subtractor Using R Gate
    Rasha Montaser
    Ahmed Younes
    Mahmoud Abdel-Aty
    International Journal of Theoretical Physics, 2019, 58 : 167 - 183
  • [25] Design of a Novel Reversible Full Adder and Reversible Full Subtractor
    AnanthaLakshmi, A. V.
    Sudha, G. F.
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 623 - 632
  • [26] On Design of Parity Preserving Reversible Adder Circuits
    Haghparast, Majid
    Bolhassani, Ali
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2016, 55 (12) : 5118 - 5135
  • [27] On Design of Parity Preserving Reversible Adder Circuits
    Majid Haghparast
    Ali Bolhassani
    International Journal of Theoretical Physics, 2016, 55 : 5118 - 5135
  • [28] On Adder Design using a Reversible Logic Gate
    Lala, P. K.
    Parkerson, J. P.
    Chakraborty, P.
    EHAC'09: PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON ELECTRONICS, HARDWARE, WIRELESS AND OPTIONAL COMMUNICATIONS, 2010, : 131 - +
  • [29] Design of a reversible binary coded decimal adder by using reversible 4-bit parallel adder
    Babu, HMH
    Chowdhury, AR
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 255 - 260
  • [30] Performance Optimization of Flagged BCD Adder
    Chandak, Nidhi
    Jayashree, H., V
    Patil, Ghanshyam N.
    Rao, Nidhi C.
    2013 SIXTH INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2013), 2013, : 183 - 188