Design of a reversible binary coded decimal adder by using reversible 4-bit parallel adder

被引:25
|
作者
Babu, HMH [1 ]
Chowdhury, AR [1 ]
机构
[1] Univ Dhaka, Dept Comp Sci & Engn, Dhaka 1000, Bangladesh
关键词
D O I
10.1109/ICVD.2005.74
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we have proposed a design technique for the reversible circuit of Binary Coded Decimal (BCD) adder. The proposed circuit has the ability to add two 4-bits binary variables and it transforms the addition into the appropriate BCD number with efficient error correcting modules where the operations are reversible. We also show that the proposed design technique generates the reversible BCD adder circuit with minimum number of gates as well as the minimum number of garbage outputs.
引用
收藏
页码:255 / 260
页数:6
相关论文
共 50 条
  • [1] Design of a compact reversible binary coded decimal adder circuit
    Babu, HMH
    Chowdhury, AR
    JOURNAL OF SYSTEMS ARCHITECTURE, 2006, 52 (05) : 272 - 282
  • [2] Implementation of 4-bit Reversible Parallel Adder Using Nanoelectronic Single-Electron Circuitry
    Singh, C. J. Clement
    Sarkar, Subir Kumar
    Biswas, Anup Kumar
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2009, 4 (03) : 362 - 369
  • [3] A novel reversible ternary coded decimal adder/subtractor
    Mohammad-Ali Asadi
    Mohammad Mosleh
    Majid Haghparast
    Journal of Ambient Intelligence and Humanized Computing, 2021, 12 : 7745 - 7763
  • [4] Towards quantum reversible ternary coded decimal adder
    Haghparast, Majid
    Wille, Robert
    Monfared, Asma Taheri
    QUANTUM INFORMATION PROCESSING, 2017, 16 (11)
  • [5] A novel reversible ternary coded decimal adder/subtractor
    Asadi, Mohammad-Ali
    Mosleh, Mohammad
    Haghparast, Majid
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2021, 12 (07) : 7745 - 7763
  • [6] Towards quantum reversible ternary coded decimal adder
    Majid Haghparast
    Robert Wille
    Asma Taheri Monfared
    Quantum Information Processing, 2017, 16
  • [7] Low Quantum Cost Realization of Reversible Binary-Coded-Decimal Adder
    Thabah, Sheba Diamond
    Saha, Prabir
    INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND DATA SCIENCE, 2020, 167 : 1437 - 1443
  • [8] A low quantum cost implementation of reversible binary-coded-decimal adder
    Thabah S.D.
    Saha P.
    Periodica polytechnica Electrical engineering and computer science, 2020, 64 (04): : 343 - 351
  • [9] A novel design of a ternary coded decimal adder/subtractor using reversible ternary gates
    Panahi, Mohammad Mehdi
    Hashemipour, Omid
    Navi, Keivan
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 353 - 361
  • [10] Design of Efficient Reversible Parallel Binary Adder/Subtractor
    Rangaraju, H. G.
    Venugopal, U.
    Muralidhara, K. N.
    Raja, K. B.
    COMPUTER NETWORKS AND INFORMATION TECHNOLOGIES, 2011, 142 : 83 - +