A low quantum cost implementation of reversible binary-coded-decimal adder

被引:0
|
作者
Thabah S.D. [1 ]
Saha P. [1 ]
机构
[1] Department of Electronics and Communication Engineering, National Institute of Technology Meghalaya, Bijni Complex, Upland Road, Meghalaya
关键词
Binary-Coded-Decimal (BCD); delay; hardware complexity; primitive quantum gates; quantum cost;
D O I
10.3311/PPee.15659
中图分类号
学科分类号
摘要
The prediction and forthcoming of a quantum computer into the real-world is the much gained research area over the last decades, which initiated the usefulness and profit of reversible computation because of its potentiality to reduce power consumption in designing arithmetic circuits. In this paper, two design approaches are proposed for the design of a reversible Binary-Coded-Decimal adder. The first approach is implemented and realized from reversible gates proposed by researchers in the technical literature capable of breaking down into primitive quantum gates, whereas the second approach is realized from the existing synthesizable reversible gates only. Parallel implementations of such circuits have been carried out through the proper selection and arrangements of the gates to improve the reversible performance parameters. The proposed design approaches offer a low quantum cost along-with lower delay and hardware complexity for any n-digit addition. Analysis results of proposed design 1 show appreciable improvements over gate count, quantum cost, and delay by at least 9 %, 17 %, and 26 % respectively, whereas, the proposed design 2 show that the results significantly improve the parameters (gate count, quantum cost, and delay) by at least 45 %, 33 %, and 50 % respectively compared to existing counterparts found in the literature. © 2020 Budapest University of Technology and Economics. All rights reserved.
引用
收藏
页码:343 / 351
页数:8
相关论文
共 50 条
  • [1] Low Quantum Cost Realization of Reversible Binary-Coded-Decimal Adder
    Thabah, Sheba Diamond
    Saha, Prabir
    INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND DATA SCIENCE, 2020, 167 : 1437 - 1443
  • [2] MULTIBIT BINARY TO BINARY-CODED-DECIMAL DECODER
    SKLYARENKO, AI
    POPOV, DG
    STRENIN, AN
    ARTSEV, VI
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1982, 25 (02) : 360 - 361
  • [3] HIGH-SPEED SYNCHRONOUS REVERSIBLE BINARY AND BINARY-CODED-DECIMAL COUNTERS
    PARSONS, R
    ELECTRONIC ENGINEERING, 1968, 40 (489): : 606 - &
  • [4] Towards quantum reversible ternary coded decimal adder
    Haghparast, Majid
    Wille, Robert
    Monfared, Asma Taheri
    QUANTUM INFORMATION PROCESSING, 2017, 16 (11)
  • [5] Towards quantum reversible ternary coded decimal adder
    Majid Haghparast
    Robert Wille
    Asma Taheri Monfared
    Quantum Information Processing, 2017, 16
  • [6] Design of a compact reversible binary coded decimal adder circuit
    Babu, HMH
    Chowdhury, AR
    JOURNAL OF SYSTEMS ARCHITECTURE, 2006, 52 (05) : 272 - 282
  • [7] SIMPLE BINARY-CODED-DECIMAL DECADE COUNTER
    BALAMATOV, NN
    ZALIVAKO, VY
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1979, 22 (02) : 422 - 423
  • [8] HIGH-SPEED BINARY TO BINARY-CODED-DECIMAL CONVERTERS FOR DECIMAL MULTIPLICATIONS
    Juang, Tso-Bing
    Chiu, Yu-Ming
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 370 - 371
  • [9] Fast binary to binary-coded-decimal (BCD) code converters for decimal multiplications
    Juang, Tso-Bing
    Chiu, Yu-Ming
    ICIC Express Letters, Part B: Applications, 2015, 6 (02): : 357 - 362
  • [10] Reversible implementation of densely-packed-decimal converter to and from binary-coded-decimal format using in IEEE-754R
    Kaivani, A.
    Alhosseini, A. Zaker
    Gorgin, S.
    Fazlali, M.
    ICIT 2006: 9TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2006, : 273 - +