A New Reversible Design of BCD Adder

被引:0
|
作者
Thapliyal, Himanshu [1 ]
Ranganathan, Nagarajan [1 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33613 USA
关键词
CODED DECIMAL ADDERS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic is one of the emerging technologies having promising applications in quantum computing. In this work, we present new design of the reversible BCD adder that has been primarily optimized for the number of ancilla input bits and the number of garbage outputs. The number of ancilla input bits and the garbage outputs is primarily considered as an optimization criteria as it is extremely difficult to realize a quantum computer with many qubits. As the optimization of ancilla input bits and the garbage outputs may degrade the design in terms of the quantum cost and the delay, thus the quantum cost and the delay parameters are also considered for optimization with primary focus towards the optimization of the number of ancilla input bits and the garbage outputs. Firstly, we propose a new design of the reversible ripple carry adder having the input carry C-0 and is designed with no ancilla input bits. The proposed reversible ripple carry adder design with no ancilla input bits has less quantum cost and the logic depth (delay) compared to its existing counterparts. The existing reversible Peres gate and a new reversible gate called the TR gate is efficiently utilized to improve the quantum cost and the delay of the reversible ripple carry adder. The improved quantum design of the TR gate is also illustrated. Finally, the reversible design of the BCD adder is presented which is based on a 4 bit reversible binary adder to add the BCD number, and finally the conversion of the binary result to the BCD format using a reversible binary to BCD converter.
引用
收藏
页码:1180 / 1183
页数:4
相关论文
共 50 条
  • [1] Design of Optimized Reversible Binary Adder/Subtractor and BCD Adder
    Nagamani, A. N.
    Ashwin, S.
    Agrawal, Vinod Kumar
    2014 INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2014, : 774 - 779
  • [2] Design of Low Quantum Cost Reversible BCD Adder
    Cheng, Chua Shin
    Gopal, Lenin
    Sidhu, Amandeep S.
    Singh, Ashutosh Kumar
    PROCEEDINGS 5TH IEEE INTERNATIONAL CONFERENCE ON CONTROL SYSTEM, COMPUTING AND ENGINEERING (ICCSCE 2015), 2015, : 107 - 110
  • [3] Low power Optimum Design of BCD Adder in Reversible Logic
    Tara, Nazma
    Sufian, Md. Kamal Ibne
    Islam, Md. Shafiqul
    Roy, Ganopati
    Sharmin, Selina
    2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017), 2017, : 215 - 218
  • [4] Designing novel reversible BCD adder and parallel adder/subtraction using new reversible logic gates
    Zhou, Rigui
    Zhang, Manqun
    Wu, Qian
    Shi, Yang
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (10) : 1395 - 1414
  • [5] Optimized Designs of Reversible Fault Tolerant BCD adder and Fault Tolerant Reversible Carry Skip BCD Adder
    Bose, Avishek
    Babu, Hafiz Md. Hasan
    2015 18TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2015, : 202 - 207
  • [6] Optimized design of carry skip BCD adder using new FHNC reversible logi gates
    Ali, Belayet
    Rahman, Samiur
    Parvin, Tahmina
    International Journal of Computer Science Issues, 2012, 9 (4 4-3): : 424 - 431
  • [7] A Novel approach to design BCD adder and carry Skip BCD adder
    Biswas, Ashis Kumer
    Hasan, Md. Mahmudul
    Hasan, Moshaddek
    Chowdhury, Ahsan Raja
    Babu, Hafiz Md. Hasan
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 566 - 571
  • [8] Design of Efficient Reversible Logic-Based Binary and BCD Adder Circuits
    Thapliyal, Himanshu
    Ranganathan, Nagarajan
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (03)
  • [9] Optimized Reversible BCD Adder Using Novel Reversible Z Gate
    Liu, Jian Hui
    2011 SECOND ETP/IITA CONFERENCE ON TELECOMMUNICATION AND INFORMATION (TEIN 2011), VOL 1, 2011, : 66 - 69
  • [10] Optimized nanometric fault tolerant reversible BCD adder
    Haghparast, Majid
    Shams, Masoumeh
    Research Journal of Applied Sciences, Engineering and Technology, 2012, 4 (09) : 1067 - 1072