A New Reversible Design of BCD Adder

被引:0
|
作者
Thapliyal, Himanshu [1 ]
Ranganathan, Nagarajan [1 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33613 USA
关键词
CODED DECIMAL ADDERS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic is one of the emerging technologies having promising applications in quantum computing. In this work, we present new design of the reversible BCD adder that has been primarily optimized for the number of ancilla input bits and the number of garbage outputs. The number of ancilla input bits and the garbage outputs is primarily considered as an optimization criteria as it is extremely difficult to realize a quantum computer with many qubits. As the optimization of ancilla input bits and the garbage outputs may degrade the design in terms of the quantum cost and the delay, thus the quantum cost and the delay parameters are also considered for optimization with primary focus towards the optimization of the number of ancilla input bits and the garbage outputs. Firstly, we propose a new design of the reversible ripple carry adder having the input carry C-0 and is designed with no ancilla input bits. The proposed reversible ripple carry adder design with no ancilla input bits has less quantum cost and the logic depth (delay) compared to its existing counterparts. The existing reversible Peres gate and a new reversible gate called the TR gate is efficiently utilized to improve the quantum cost and the delay of the reversible ripple carry adder. The improved quantum design of the TR gate is also illustrated. Finally, the reversible design of the BCD adder is presented which is based on a 4 bit reversible binary adder to add the BCD number, and finally the conversion of the binary result to the BCD format using a reversible binary to BCD converter.
引用
收藏
页码:1180 / 1183
页数:4
相关论文
共 50 条
  • [41] A Fast FPGA-Based BCD Adder
    Ul Haque, Mubin
    Sworna, Zarrin Tasnim
    Babu, Hafiz Md. Hasan
    Biswas, Ashis Kumer
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (10) : 4384 - 4408
  • [42] A Fast FPGA-Based BCD Adder
    Mubin Ul Haque
    Zarrin Tasnim Sworna
    Hafiz Md. Hasan Babu
    Ashis Kumer Biswas
    Circuits, Systems, and Signal Processing, 2018, 37 : 4384 - 4408
  • [43] Design Approaches for Resource and Performance Optimization of Reversible BCD Addition and Unified BCD Addition/Subtraction Circuits
    Jayashree, H. V.
    Patil, Sharan
    Agrawal, V. K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (03)
  • [44] A new look at reversible logic implementation of decimal adder
    James, Rekha K.
    Shahana, T. K.
    Jacob, K. Poulose
    Sasi, Sreela
    2007 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2007, : 121 - +
  • [45] Design of Compact Reversible Online Testable Ripple Carry Adder
    Bose, Avishek
    Babu, Hafiz Md. Hasan
    Gupta, Shalini
    2015 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE), 2015, : 556 - 560
  • [46] Design and Performance Analysis for the Reversible Realization of Adder/Subtractor Circuit
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2017 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING AND COMMUNICATION TECHNOLOGIES (ICETCCT), 2017, : 162 - 167
  • [47] Design of novel reversible carry look-ahead BCD subtractor
    Thapliyal, Himanshu
    Gupta, Sumedha K.
    ICIT 2006: 9TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2006, : 253 - +
  • [48] Efficient Design of Reversible Adder and Multiplier Using Peres Gates
    Kadbe, Premanand K.
    Markande, Shriram D.
    APPLIED SCIENCES-BASEL, 2024, 14 (20):
  • [49] Design of Compact Reversible Decimal Adder using RPS Gates
    James, Rekha K.
    Jacob, K. Poulose
    Sasi, Sreela
    PROCEEDINGS OF THE 2012 WORLD CONGRESS ON INFORMATION AND COMMUNICATION TECHNOLOGIES, 2012, : 344 - 349
  • [50] Design & performance analysis of low power reversible residue adder
    Ankush
    Singh Bhandari, Amandeep
    International Journal of Hybrid Information Technology, 2016, 9 (09): : 93 - 102