A New Reversible Design of BCD Adder

被引:0
|
作者
Thapliyal, Himanshu [1 ]
Ranganathan, Nagarajan [1 ]
机构
[1] Univ S Florida, Dept Comp Sci & Engn, Tampa, FL 33613 USA
关键词
CODED DECIMAL ADDERS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reversible logic is one of the emerging technologies having promising applications in quantum computing. In this work, we present new design of the reversible BCD adder that has been primarily optimized for the number of ancilla input bits and the number of garbage outputs. The number of ancilla input bits and the garbage outputs is primarily considered as an optimization criteria as it is extremely difficult to realize a quantum computer with many qubits. As the optimization of ancilla input bits and the garbage outputs may degrade the design in terms of the quantum cost and the delay, thus the quantum cost and the delay parameters are also considered for optimization with primary focus towards the optimization of the number of ancilla input bits and the garbage outputs. Firstly, we propose a new design of the reversible ripple carry adder having the input carry C-0 and is designed with no ancilla input bits. The proposed reversible ripple carry adder design with no ancilla input bits has less quantum cost and the logic depth (delay) compared to its existing counterparts. The existing reversible Peres gate and a new reversible gate called the TR gate is efficiently utilized to improve the quantum cost and the delay of the reversible ripple carry adder. The improved quantum design of the TR gate is also illustrated. Finally, the reversible design of the BCD adder is presented which is based on a 4 bit reversible binary adder to add the BCD number, and finally the conversion of the binary result to the BCD format using a reversible binary to BCD converter.
引用
收藏
页码:1180 / 1183
页数:4
相关论文
共 50 条
  • [31] FPGA configures simple BCD adder
    Jones, C
    EDN, 1996, 41 (04) : 112 - 112
  • [32] DESIGN AND OPTIMIZATION OF REVERSIBLE LOOK AHEAD CARRY ADDER AND CARRY SAVE ADDER
    Bhuvaneswary, N.
    Lakshmi, A.
    3C TECNOLOGIA, 2020, (SI): : 113 - 126
  • [33] The new BCD subtractor and its reversible logic implementation
    Thapliyal, Himanshu
    Srinivas, M. B.
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2006, 4186 : 466 - 472
  • [34] COMPROMISE BETWEEN SPEED AND COMPLEXITY IN A BCD ADDER
    LO, HY
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1979, 46 (01) : 75 - 79
  • [35] Design of Reversible Floating Point Adder for DSP Applications
    Nagamani, A. N.
    Kavyashree, C. K.
    Saraswathy, R. M.
    Kartika, C. H. V.
    Agrawal, Vinod Kumar
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SIGNAL, NETWORKS, COMPUTING, AND SYSTEMS (ICSNCS 2016), VOL 2, 2016, 396 : 123 - 135
  • [36] Design of Efficient Reversible Parallel Binary Adder/Subtractor
    Rangaraju, H. G.
    Venugopal, U.
    Muralidhara, K. N.
    Raja, K. B.
    COMPUTER NETWORKS AND INFORMATION TECHNOLOGIES, 2011, 142 : 83 - +
  • [37] Novel design of reversible full adder with optimal delay
    Li, Ming-Cui
    Zhou, Ri-Gui
    Li, Hai-Sheng
    ICIC Express Letters, 2014, 8 (09): : 2551 - 2558
  • [38] Verilog Design of Full Adder Based on Reversible Gates
    Singh, Varun Pratap
    Rai, Manish
    2016 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION, & AUTOMATION (ICACCA) (FALL), 2016, : 65 - 69
  • [39] The Design of Reversible BCD Digit Adders: Decreasing the Depth of Circuit
    Naderpour, Fateme
    Vafaei, Abbas
    2008 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, 2008, : 310 - 314
  • [40] A Novel Approach to Design Decimal to BCD Encoder with Reversible Logic
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2014 INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES), 2014,