New Design of Reversible Full Adder/Subtractor Using R Gate

被引:0
|
作者
Rasha Montaser
Ahmed Younes
Mahmoud Abdel-Aty
机构
[1] Alexandria University,Department of Mathematics and Computer Science, Faculty of Science
[2] University of Birmingham,School of Computer Science
[3] Zewail City of Science and Technology,University of Science and Technology
[4] Sohag University,Department of Mathematics, Faculty of Science
关键词
Reversible gates; Quantum processors; Arithmetic unit; Reversible adder; Reversible subtractor;
D O I
暂无
中图分类号
学科分类号
摘要
Quantum computers require quantum processors. An important part of the processor of any computer is the arithmetic unit, which performs binary addition, subtraction, division and multiplication, however multiplication can be performed using repeated addition, while division can be performed using repeated subtraction. In this paper we present two designs using the reversible R3 gate to perform the quantum half adder/subtractor and the quantum full adder/subtractor. The proposed half adder/subtractor design can be used to perform different logical operations, such as AND, XOR, NAND, XNOR, NOT and copy of basis. The proposed design is compared with the other previous designs in terms of the number of gates used, the number of constant bits, the garbage bits, the quantum cost and the delay. The proposed designs are implemented and tested using GAP software.
引用
收藏
页码:167 / 183
页数:16
相关论文
共 50 条
  • [1] New Design of Reversible Full Adder/Subtractor Using R Gate
    Montaser, Rasha
    Younes, Ahmed
    Abdel-Aty, Mahmoud
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (01) : 167 - 183
  • [2] Design of a Novel Reversible Full Adder and Reversible Full Subtractor
    AnanthaLakshmi, A. V.
    Sudha, G. F.
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 623 - 632
  • [3] Novel 8-bit reversible full adder/subtractor using a QCA reversible gate
    Kianpour, Moein
    Sabbaghi-Nadooshan, Reza
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (02) : 459 - 472
  • [4] Design of Full Adder/Subtractor using Irreversible IG-A Gate
    Chowdhury, Adib Kabir
    Tan, Daniel Yong Wen
    Yew, Simon Lau Boung
    Wyai, Gary Loh Chee
    Madon, Bakri
    Thangarajah, Akilan
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS, AND CONTROL TECHNOLOGY (I4CT), 2015,
  • [5] Novel 8-bit reversible full adder/subtractor using a QCA reversible gate
    Moein Kianpour
    Reza Sabbaghi-Nadooshan
    Journal of Computational Electronics, 2017, 16 : 459 - 472
  • [6] Reversible Logic Gate Implementation as Switch Controlled Reversible Full Adder/Subtractor
    Gopal, Lenin
    Chowdhury, Adib Kabir
    Gopalai, Alpha Agape
    Singh, Ashutosh Kumar
    Madon, Bakri
    2014 IEEE INTERNATIONAL CONFERENCE ON CONTROL SYSTEM COMPUTING AND ENGINEERING, 2014,
  • [7] Design of Reversible Full subtractor using new Reversible EVNL gate for Low Power Applications
    Lakshmi, E. V. Naga
    Reddy, N. Siva Sankara
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 810 - 814
  • [8] Parity Preserving Adder/Subtractor using a Novel Reversible Gate
    Khandelwal, Ragani
    Saini, Sandeep
    2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, : 885 - 888
  • [9] Design and Development of SS Reversible Logic Gate and it's Application as Adder & Subtractor
    Kolay, Snigdha Chowdhury
    Chattopadhyay, Subrata
    Bandyopadhyay, Mandakinee
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT-2020), 2020, : 977 - 981
  • [10] Low Delay based Full Adder / Subtractor by MIG and COG Reversible Logic Gate
    Chacko, Jacob B.
    Whig, Pawan
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 585 - 589