Novel 8-bit reversible full adder/subtractor using a QCA reversible gate

被引:24
|
作者
Kianpour, Moein [1 ]
Sabbaghi-Nadooshan, Reza [2 ]
机构
[1] Islamic Azad Univ, Cent Tehran Branch, Young Researchers & Elite Club, Tehran, Iran
[2] Islamic Azad Univ, Cent Tehran Branch, Dept Elect Engn, Niayesh Bldg,Emam Hasan Blvd, Tehran, Iran
关键词
Adder/subtractor; Defect; Fault tolerant; Majority gate; Quantum-dot cellular automata (QCA); Reversible gate; DOT CELLULAR-AUTOMATA; QUANTUM; DESIGN; IMPLEMENTATION;
D O I
10.1007/s10825-017-0963-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Conventional digital circuits consume a considerable amount of energy. If bits of information remain during logical operations, power consumption decreases considerably because the data bits in reversible computations are not lost. The types of reversible gate used in quantum computations are quantum-dot cellular automata (QCA), nuclear magnetic resonance, and optical computations. QCA systems offer low power consumption, high density, section regularity and support new devices designed for nanotechnology. A QCA-based reversible gate has minimal delay, complexity and considering the potential quality of a QCA pipeline, computes at maximum speed. The present study designed a novel reversible gate that is universal and testable. A reversible logic gate is also designed based on the majority gate in the QCA and as a QCA reversible (QR) gate. A new 8-bit reversible full adder/subtractor based on the QR gate in QCA with a minimum number of cells and area combines both designs for implementation of a reversible full adder/subtractor in QCA. The performance of these gates was compared with testable Fredkin and Toffoli gates and improved performance of logic functions in terms of complexity and delay over those of the Fredkin and Toffoli gates.
引用
收藏
页码:459 / 472
页数:14
相关论文
共 50 条
  • [1] Novel 8-bit reversible full adder/subtractor using a QCA reversible gate
    Moein Kianpour
    Reza Sabbaghi-Nadooshan
    [J]. Journal of Computational Electronics, 2017, 16 : 459 - 472
  • [2] Design of a Novel Reversible Full Adder and Reversible Full Subtractor
    AnanthaLakshmi, A. V.
    Sudha, G. F.
    [J]. ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 623 - 632
  • [3] Design of a reversible ALU using a novel coplanar reversible full adder and MF gate in QCA nanotechnology
    Ramin Aliabadian
    Mehdi Golsorkhtabaramiri
    Saeed Rasouli Heikalabad
    Mohammad Karim Sohrabi
    [J]. Optical and Quantum Electronics, 2023, 55
  • [4] Design of a reversible ALU using a novel coplanar reversible full adder and MF gate in QCA nanotechnology
    Aliabadian, Ramin
    Golsorkhtabaramiri, Mehdi
    Heikalabad, Saeed Rasouli
    Sohrabi, Mohammad Karim
    [J]. OPTICAL AND QUANTUM ELECTRONICS, 2023, 55 (02)
  • [5] Parity Preserving Adder/Subtractor using a Novel Reversible Gate
    Khandelwal, Ragani
    Saini, Sandeep
    [J]. 2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, : 885 - 888
  • [6] New Design of Reversible Full Adder/Subtractor Using R Gate
    Montaser, Rasha
    Younes, Ahmed
    Abdel-Aty, Mahmoud
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (01) : 167 - 183
  • [7] A Novel Approach for Reversible Realization of 8-Bit Adder-Subtractor Circuit with Optimized Quantum Cost
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    [J]. FIRST INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, TECHNOLOGY AND SCIENCE - ICETETS 2016, 2016,
  • [8] New Design of Reversible Full Adder/Subtractor Using R Gate
    Rasha Montaser
    Ahmed Younes
    Mahmoud Abdel-Aty
    [J]. International Journal of Theoretical Physics, 2019, 58 : 167 - 183
  • [9] Reversible Logic Gate Implementation as Switch Controlled Reversible Full Adder/Subtractor
    Gopal, Lenin
    Chowdhury, Adib Kabir
    Gopalai, Alpha Agape
    Singh, Ashutosh Kumar
    Madon, Bakri
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON CONTROL SYSTEM COMPUTING AND ENGINEERING, 2014,
  • [10] A novel reversible gate and optimised implementation of half adder, subtractor and 2-bit multiplier
    Soyane, Siddhesh
    Kushwaha, Ajay Kumar
    Dhane, Dhiraj Manohar
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 171 - 186