Distributed topology discovery in self-assembled nano network-on-chip

被引:7
|
作者
Catania, Vincenzo [1 ]
Mineo, Andrea [1 ]
Monteleone, Salvatore [1 ]
Patti, Davide [1 ]
机构
[1] Univ Catania, DIEEI, I-95125 Catania, Italy
关键词
Nanotechnology; DNA; Self-assembly; Routing; Deadlock;
D O I
10.1016/j.compeleceng.2014.09.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present DiSR, a distributed approach to topology discovery and defect mapping in a self-assembled nano network-on-chip. The main aim is to achieve the already-proven properties of segment-based deadlock freedom requiring neither a topology graph as input, nor a centralized algorithm to configure network paths. After introducing the conceptual elements and the execution model of DiSR, we show how the open-source Nanoxim platform has been used to evaluate the proposed approach in the process of discovering irregular network topology while establishing network segments. Comparison against a tree-based approach shows how DiSR still preserves some important properties (coverage, defect tolerance, scalability) while avoiding resource hungry solutions such as virtual channels and hardware redundancy. Finally, we propose a gate-level hardware implementation of the required control logic and storage for DiSR, demonstrating a relatively acceptable impact ranging from 10 to about 20% of the budget of transistors available for each node. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:292 / 306
页数:15
相关论文
共 50 条
  • [11] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    The Journal of China Universities of Posts and Telecommunications, 2013, (05) : 30 - 36
  • [12] A Mesh-Connected Rings Topology for Network-on-Chip
    Liu Youyao
    Han Jungang
    2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012), 2012, : 719 - 724
  • [13] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    The Journal of China Universities of Posts and Telecommunications, 2013, 20 (05) : 30 - 36
  • [14] An Empirical Network-on-Chip Topology Design for Multicore Architectures
    Dongre, Sanskruti
    Joshi, Amit
    2021 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS, SMART AND GREEN TECHNOLOGIES (ICISSGT 2021), 2021, : 87 - 92
  • [15] Sparse Hamming Graph: A Customizable Network-on-Chip Topology
    Iff, Patrick
    Besta, Maciej
    Cavalcante, Matheus
    Fischer, Tim
    Benini, Luca
    Hoefler, Torsten
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [16] Mesh-connected rings topology for network-on-chip
    Liu, You-Yao
    Gao, Meng
    Journal of China Universities of Posts and Telecommunications, 2013, 20 (05): : 30 - 36
  • [17] Clustermesh: a topology for three-dimensional network-on-chip
    Wang, Junhui
    Gu, Huaxi
    Yang, Yintang
    IEICE ELECTRONICS EXPRESS, 2012, 9 (15): : 1254 - 1259
  • [18] Polar topology in self-assembled PbTiO3 ferroelectric nano-islands
    Wang, Jie
    Yang, Chao
    Qi, Dongqing
    Lu, Ning
    Chen, Chuanhui
    Tian, Gang
    Fang, Hong
    Song, Kepeng
    Lv, Weiming
    Zheng, Limei
    MATERIALS HORIZONS, 2025,
  • [19] ElastiNoC: A Self-Testable Distributed VC-based Network-on-Chip Architecture
    Seitanidis, I.
    Psarras, A.
    Kalligeros, E.
    Nicopoulos, C.
    Dimitrakopoulos, G.
    2014 EIGHTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2014, : 135 - 142
  • [20] A High-performance Network-on-Chip Topology for Neuromorphic Architectures
    Akbari, Nasrin
    Modarressi, Mehdi
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE) AND IEEE/IFIP INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC), VOL 2, 2017, : 9 - 16