Distributed topology discovery in self-assembled nano network-on-chip

被引:7
|
作者
Catania, Vincenzo [1 ]
Mineo, Andrea [1 ]
Monteleone, Salvatore [1 ]
Patti, Davide [1 ]
机构
[1] Univ Catania, DIEEI, I-95125 Catania, Italy
关键词
Nanotechnology; DNA; Self-assembly; Routing; Deadlock;
D O I
10.1016/j.compeleceng.2014.09.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present DiSR, a distributed approach to topology discovery and defect mapping in a self-assembled nano network-on-chip. The main aim is to achieve the already-proven properties of segment-based deadlock freedom requiring neither a topology graph as input, nor a centralized algorithm to configure network paths. After introducing the conceptual elements and the execution model of DiSR, we show how the open-source Nanoxim platform has been used to evaluate the proposed approach in the process of discovering irregular network topology while establishing network segments. Comparison against a tree-based approach shows how DiSR still preserves some important properties (coverage, defect tolerance, scalability) while avoiding resource hungry solutions such as virtual channels and hardware redundancy. Finally, we propose a gate-level hardware implementation of the required control logic and storage for DiSR, demonstrating a relatively acceptable impact ranging from 10 to about 20% of the budget of transistors available for each node. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:292 / 306
页数:15
相关论文
共 50 条
  • [41] Fast Energy Aware Application Specific Network-on-Chip Topology Generator
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, V.
    2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 250 - +
  • [42] Application-specific topology generation algorithms for network-on-chip design
    Tosun, S.
    Ar, Y.
    Ozdemir, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (05): : 318 - 333
  • [43] Communication-aware custom topology generation for VFI network-on-chip
    Li, Chang-Lin
    Lee, Jae Hoon
    Yang, Joon-Sung
    Han, Tae Hee
    IEICE ELECTRONICS EXPRESS, 2014, 11 (18):
  • [44] Distributed Flow Control and Buffer Management for Wireless Network-on-Chip
    Wang, Yi
    Zhao, Dan
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1353 - 1356
  • [45] ClusCross: A New Topology for Silicon Interposer-Based Network-on-Chip
    Shabani, Hesam
    Guo, Xiaochen
    PROCEEDINGS OF THE 13TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS'19), 2019,
  • [46] A fuzzy-based routing scheme for network-on-chip with honeycomb topology
    Alaei, Mohammad
    Yazdanpanah, Fahimeh
    COMPUTATIONAL METHODS FOR DIFFERENTIAL EQUATIONS, 2019, 7 (04): : 511 - 520
  • [47] RCBus: Row-Column Bus Topology for Optical Network-on-Chip
    Fu, Weiwei
    Chen, Tianzhou
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2012, 18 (08) : 85 - 90
  • [48] Self-assembled polysulfone nanoparticles using microfluidic chip
    Ni, Ming
    Tresset, Guillaume
    Iliescu, Ciprian
    SENSORS AND ACTUATORS B-CHEMICAL, 2017, 252 : 458 - 462
  • [49] Self-assembled nano-containers assembled via the hydrophobic effect
    Gibb, Bruce
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2016, 251
  • [50] Recent Advances in Self-assembled Nano-therapeutics
    Chun-Xiong Zheng
    Yu Zhao
    Yang Liu
    Chinese Journal of Polymer Science, 2018, 36 : 322 - 346