Distributed topology discovery in self-assembled nano network-on-chip

被引:7
|
作者
Catania, Vincenzo [1 ]
Mineo, Andrea [1 ]
Monteleone, Salvatore [1 ]
Patti, Davide [1 ]
机构
[1] Univ Catania, DIEEI, I-95125 Catania, Italy
关键词
Nanotechnology; DNA; Self-assembly; Routing; Deadlock;
D O I
10.1016/j.compeleceng.2014.09.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present DiSR, a distributed approach to topology discovery and defect mapping in a self-assembled nano network-on-chip. The main aim is to achieve the already-proven properties of segment-based deadlock freedom requiring neither a topology graph as input, nor a centralized algorithm to configure network paths. After introducing the conceptual elements and the execution model of DiSR, we show how the open-source Nanoxim platform has been used to evaluate the proposed approach in the process of discovering irregular network topology while establishing network segments. Comparison against a tree-based approach shows how DiSR still preserves some important properties (coverage, defect tolerance, scalability) while avoiding resource hungry solutions such as virtual channels and hardware redundancy. Finally, we propose a gate-level hardware implementation of the required control logic and storage for DiSR, demonstrating a relatively acceptable impact ranging from 10 to about 20% of the budget of transistors available for each node. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:292 / 306
页数:15
相关论文
共 50 条
  • [31] Method to optimize optical switch topology for photonic network-on-chip
    Zhou, Ting
    Jia, Hao
    OPTICS COMMUNICATIONS, 2018, 413 : 230 - 235
  • [32] Implementing bitonic sorting on optical network-on-chip with bus topology
    Zhang, Jing
    Zhang, Weiwei
    Yuan, Junling
    Wang, Hua
    Photonic Network Communications, 2020, 39 (02): : 129 - 134
  • [33] Floorplanning and Topology Generation for Application-Specific Network-on-Chip
    Yu, Bei
    Dong, Sheqin
    Chen, Song
    Goto, Satoshi
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 527 - +
  • [34] Self-Adaptive Network-on-Chip Interface
    Dafali, Rachid
    Diguet, Jean-Philippe
    Creput, Jean-Charles
    IEEE EMBEDDED SYSTEMS LETTERS, 2013, 5 (04) : 73 - 76
  • [35] IMPROVED MODIFIED FAT-TREE TOPOLOGY NETWORK-ON-CHIP
    Bouhraoua, Abdelhafid
    Elrabaa, Muhammad E. S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (04) : 757 - 780
  • [36] A Topology optimization Method of Application-specific Network-on-Chip
    Lai, Guoming
    Lin, Xiaola
    ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 905 - +
  • [37] Contention-avoiding Custom Topology Generation for Network-on-Chip
    Deniziak, Stanislaw
    Tomaszewski, Robert
    PROCEEDINGS OF THE 2009 IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2009, : 234 - +
  • [38] Conjoined Irregular Topology and Routing Table Generation for Network-on-Chip
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, Virendra
    2009 ANNUAL IEEE INDIA CONFERENCE (INDICON 2009), 2009, : 442 - +
  • [39] Genetic Algorithm Based Topology Generation for Application Specific Network-on-Chip
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, V.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3156 - 3159
  • [40] A fast topology partition based mapping algorithm for network-on-chip (NoC)
    Deng Z.
    Gu H.-X.
    Yang Y.-T.
    Li H.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2011, 33 (12): : 3028 - 3034