Floorplanning and Topology Generation for Application-Specific Network-on-Chip

被引:0
|
作者
Yu, Bei [1 ]
Dong, Sheqin [1 ]
Chen, Song [2 ]
Goto, Satoshi [2 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, TNList, Beijing 100084, Peoples R China
[2] Waseda Univ, Grad Sch IPS, Kitakyushu, Fukuoka, Japan
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-Chip(NoC) architectures have been proposed as a promising alternative to classical bus-based communication architectures. In this paper, we propose a two phases framework to solve application-specific NoCs topology generation problem. At floorplanning phase, we carry out partition driven floorplanning. At post-floorplanning phase, a heuristic method and a min-cost max-flow algorithm is used to insert switches and network interfaces. Finally, we allocate paths to minimize power consumption. The experimental results show our algorithm is effective for power saving.
引用
收藏
页码:527 / +
页数:2
相关论文
共 50 条
  • [1] Application-specific topology generation algorithms for network-on-chip design
    Tosun, S.
    Ar, Y.
    Ozdemir, S.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (05): : 318 - 333
  • [2] Topology-Aware Floorplanning for 3D Application-Specific Network-on-Chip Synthesis
    Huang, Bo
    Chen, Song
    Zhong, Wei
    Yoshimura, Takeshi
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1732 - 1735
  • [3] A Two-phase Floorplanning approach for Application-specific Network-on-Chip
    Yu, Shuang
    Ge, Fen
    Feng, Gui
    Wu, Ning
    [J]. 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [4] A Topology optimization Method of Application-specific Network-on-Chip
    Lai, Guoming
    Lin, Xiaola
    [J]. ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 905 - +
  • [5] Topology generation and floorplanning for low power application-specific Network-on-Chips
    Lee, Wan-Yu
    Jiang, Iris Hui-Ru
    [J]. 2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 283 - +
  • [6] Application-Specific Network-on-Chip Synthesis: Cluster Generation and Network Component Insertion
    Zhong, Wei
    Yu, Bei
    Chen, Song
    Yoshimura, Takeshi
    Dong, Sheqin
    Goto, Satoshi
    [J]. 2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 144 - 149
  • [7] Converting Interfaces on Application-specific Network-on-chip
    Han, Kyuseung
    Lee, Jae-Jin
    Lee, Woojoo
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (04) : 505 - 513
  • [8] Application-Specific Heterogeneous Network-on-Chip Design
    Demirbas, Dilek
    Akturk, Ismail
    Ozturk, Ozcan
    Gudukbay, Ugur
    [J]. COMPUTER JOURNAL, 2014, 57 (08): : 1117 - 1131
  • [9] Floorplanning and Topology Synthesis for Application-Specific Network-on-Chips
    Zhong, Wei
    Chen, Song
    Huang, Bo
    Yoshimura, Takeshi
    Goto, Satoshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (06) : 1174 - 1184
  • [10] Multi-Objective Tabu Search Based Topology Generation Technique For Application-Specific Network-on-Chip Architectures
    Tino, Anita
    Khan, Gul N.
    [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 479 - 484