Sparse Hamming Graph: A Customizable Network-on-Chip Topology

被引:0
|
作者
Iff, Patrick [1 ]
Besta, Maciej [1 ]
Cavalcante, Matheus [2 ]
Fischer, Tim [2 ]
Benini, Luca [2 ,3 ]
Hoefler, Torsten [1 ]
机构
[1] Swiss Fed Inst Technol, Dept Comp Sci, Zurich, Switzerland
[2] Swiss Fed Inst Technol, Dept Informat Technol & Elect Engn, Zurich, Switzerland
[3] Univ Bologna, Dept Elect Elect & Informat Engn, Bologna, Italy
基金
欧洲研究理事会;
关键词
MODEL; NOC;
D O I
10.1109/DAC56929.2023.10247754
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Chips with hundreds to thousands of cores require scalable networks-on-chip (NoCs). Customization of the NoC topology is necessary to reach the diverse design goals of different chips. We introduce sparse Hamming graph, a novel NoC topology with an adjustable cost-performance trade-off that is based on four NoC topology design principles we identified. To efficiently customize this topology, we develop a toolchain that leverages approximate floorplanning and link routing to deliver fast and accurate cost and performance predictions. We demonstrate how to use our methodology to achieve desired cost-performance trade-offs while outperforming established topologies in cost, performance, or both.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A Topology for Network-on-Chip
    Kalita, Alakesh
    Ray, Kaushik
    Biswas, Abhijit
    Hussain, Md. Anwar
    [J]. 2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,
  • [2] A Multipath Network-on-Chip Topology
    Ray, Kaushik
    Kalita, Alakesh
    Biswas, Abhijit
    Hussain, Md. Anwar
    [J]. 2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,
  • [3] Custom topology generation for network-on-chip
    Stuart, Matthias Bo
    Sparso, Jens
    [J]. 2007 NORCHIP, 2007, : 81 - 84
  • [4] ReNoC: A network-on-chip architecture with reconfigurable topology
    Stensgaard, Mikkel B.
    Sparso, Jens
    [J]. NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 55 - 64
  • [5] Topology adaptive network-on-chip design and implementation
    Bartic, TA
    Mignolet, JY
    Nollet, V
    Marescaux, T
    Verkest, D
    Vernalde, S
    Lauwereins, R
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (04): : 467 - 472
  • [6] STorus: A new topology for optical network-on-chip
    Li, Xiuhua
    Gu, Huaxi
    Chen, Ke
    Song, Liang
    Hao, Qingfen
    [J]. OPTICAL SWITCHING AND NETWORKING, 2016, 22 : 77 - 85
  • [7] A Mesh-Connected Rings Topology for Network-on-Chip
    Liu Youyao
    Han Jungang
    [J]. 2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012), 2012, : 719 - 724
  • [8] An Impact of the Nanoscale Network-on-Chip Topology on the Transmission Delay
    Olejnik, Remigiusz
    [J]. COMPUTER NETWORKS, 2011, 160 : 19 - 26
  • [9] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    [J]. The Journal of China Universities of Posts and Telecommunications, 2013, (05) : 30 - 36
  • [10] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    [J]. TheJournalofChinaUniversitiesofPostsandTelecommunications., 2013, 20 (05) - 36