Sparse Hamming Graph: A Customizable Network-on-Chip Topology

被引:0
|
作者
Iff, Patrick [1 ]
Besta, Maciej [1 ]
Cavalcante, Matheus [2 ]
Fischer, Tim [2 ]
Benini, Luca [2 ,3 ]
Hoefler, Torsten [1 ]
机构
[1] Swiss Fed Inst Technol, Dept Comp Sci, Zurich, Switzerland
[2] Swiss Fed Inst Technol, Dept Informat Technol & Elect Engn, Zurich, Switzerland
[3] Univ Bologna, Dept Elect Elect & Informat Engn, Bologna, Italy
基金
欧洲研究理事会;
关键词
MODEL; NOC;
D O I
10.1109/DAC56929.2023.10247754
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Chips with hundreds to thousands of cores require scalable networks-on-chip (NoCs). Customization of the NoC topology is necessary to reach the diverse design goals of different chips. We introduce sparse Hamming graph, a novel NoC topology with an adjustable cost-performance trade-off that is based on four NoC topology design principles we identified. To efficiently customize this topology, we develop a toolchain that leverages approximate floorplanning and link routing to deliver fast and accurate cost and performance predictions. We demonstrate how to use our methodology to achieve desired cost-performance trade-offs while outperforming established topologies in cost, performance, or both.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Network-on-Chip and Photonic Network-on-Chip Basic Concepts: A Survey
    Asadi, Bahareh
    Zia, Syed Maqsood
    Al-Khafaji, Hamza Mohammed Ridha
    Mohamadian, Asghar
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2023, 39 (01): : 11 - 25
  • [32] Network-on-Chip and Photonic Network-on-Chip Basic Concepts: A Survey
    Bahareh Asadi
    Syed Maqsood Zia
    Hamza Mohammed Ridha Al-Khafaji
    Asghar Mohamadian
    Journal of Electronic Testing, 2023, 39 : 11 - 25
  • [33] Reliable network-on-chip based on generalized de Bruijn graph
    Hosseinabady, Mohammad
    Kakoee, Mohammad Reza
    Mathew, Jimson
    Pradhan, Dhiraj K.
    2007 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2007, : 3 - 10
  • [34] Minimizing the Hamming distance between a graph and a line-graph to discover the topology of an electrical network
    Ehounou W.
    Barth D.
    de Moissac A.
    Watel D.
    Weisser M.-A.
    Journal of Graph Algorithms and Applications, 2020, 24 (03) : 133 - 153
  • [35] Genetic Algorithm Based Topology Generation for Application Specific Network-on-Chip
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, V.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3156 - 3159
  • [36] A fast topology partition based mapping algorithm for network-on-chip (NoC)
    Deng Z.
    Gu H.-X.
    Yang Y.-T.
    Li H.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2011, 33 (12): : 3028 - 3034
  • [37] Distributed topology discovery in self-assembled nano network-on-chip
    Catania, Vincenzo
    Mineo, Andrea
    Monteleone, Salvatore
    Patti, Davide
    COMPUTERS & ELECTRICAL ENGINEERING, 2014, 40 (08) : 292 - 306
  • [38] Fast Energy Aware Application Specific Network-on-Chip Topology Generator
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, V.
    2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 250 - +
  • [39] Application-specific topology generation algorithms for network-on-chip design
    Tosun, S.
    Ar, Y.
    Ozdemir, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (05): : 318 - 333
  • [40] Communication-aware custom topology generation for VFI network-on-chip
    Li, Chang-Lin
    Lee, Jae Hoon
    Yang, Joon-Sung
    Han, Tae Hee
    IEICE ELECTRONICS EXPRESS, 2014, 11 (18):