Distributed topology discovery in self-assembled nano network-on-chip

被引:7
|
作者
Catania, Vincenzo [1 ]
Mineo, Andrea [1 ]
Monteleone, Salvatore [1 ]
Patti, Davide [1 ]
机构
[1] Univ Catania, DIEEI, I-95125 Catania, Italy
关键词
Nanotechnology; DNA; Self-assembly; Routing; Deadlock;
D O I
10.1016/j.compeleceng.2014.09.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present DiSR, a distributed approach to topology discovery and defect mapping in a self-assembled nano network-on-chip. The main aim is to achieve the already-proven properties of segment-based deadlock freedom requiring neither a topology graph as input, nor a centralized algorithm to configure network paths. After introducing the conceptual elements and the execution model of DiSR, we show how the open-source Nanoxim platform has been used to evaluate the proposed approach in the process of discovering irregular network topology while establishing network segments. Comparison against a tree-based approach shows how DiSR still preserves some important properties (coverage, defect tolerance, scalability) while avoiding resource hungry solutions such as virtual channels and hardware redundancy. Finally, we propose a gate-level hardware implementation of the required control logic and storage for DiSR, demonstrating a relatively acceptable impact ranging from 10 to about 20% of the budget of transistors available for each node. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:292 / 306
页数:15
相关论文
共 50 条
  • [1] A Topology for Network-on-Chip
    Kalita, Alakesh
    Ray, Kaushik
    Biswas, Abhijit
    Hussain, Md. Anwar
    2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,
  • [2] Nature-inspired interconnects for self-assembled large-scale network-on-chip designs
    Teuscher, Christof
    CHAOS, 2007, 17 (02)
  • [3] A Multipath Network-on-Chip Topology
    Ray, Kaushik
    Kalita, Alakesh
    Biswas, Abhijit
    Hussain, Md. Anwar
    2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,
  • [4] Topology Discovery in Deadlock Free Self-assembled DNA Networks
    Patti, Davide
    Mineo, Andrea
    Monteleone, Salvatore
    Catania, Vincenzo
    MODERN TRENDS AND TECHNIQUES IN COMPUTER SCIENCE (CSOC 2014), 2014, 285 : 301 - 311
  • [5] Custom topology generation for network-on-chip
    Stuart, Matthias Bo
    Sparso, Jens
    2007 NORCHIP, 2007, : 81 - 84
  • [6] ReNoC: A network-on-chip architecture with reconfigurable topology
    Stensgaard, Mikkel B.
    Sparso, Jens
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 55 - 64
  • [7] Topology adaptive network-on-chip design and implementation
    Bartic, TA
    Mignolet, JY
    Nollet, V
    Marescaux, T
    Verkest, D
    Vernalde, S
    Lauwereins, R
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (04): : 467 - 472
  • [8] STorus: A new topology for optical network-on-chip
    Li, Xiuhua
    Gu, Huaxi
    Chen, Ke
    Song, Liang
    Hao, Qingfen
    OPTICAL SWITCHING AND NETWORKING, 2016, 22 : 77 - 85
  • [9] An extended diagonal mesh topology for network-on-chip architectures
    Furhad, Md. Hasan
    Kim, Jong-Myon
    International Journal of Multimedia and Ubiquitous Engineering, 2015, 10 (10): : 197 - 210
  • [10] An Impact of the Nanoscale Network-on-Chip Topology on the Transmission Delay
    Olejnik, Remigiusz
    COMPUTER NETWORKS, 2011, 160 : 19 - 26