Sparse Hamming Graph: A Customizable Network-on-Chip Topology

被引:0
|
作者
Iff, Patrick [1 ]
Besta, Maciej [1 ]
Cavalcante, Matheus [2 ]
Fischer, Tim [2 ]
Benini, Luca [2 ,3 ]
Hoefler, Torsten [1 ]
机构
[1] Swiss Fed Inst Technol, Dept Comp Sci, Zurich, Switzerland
[2] Swiss Fed Inst Technol, Dept Informat Technol & Elect Engn, Zurich, Switzerland
[3] Univ Bologna, Dept Elect Elect & Informat Engn, Bologna, Italy
基金
欧洲研究理事会;
关键词
MODEL; NOC;
D O I
10.1109/DAC56929.2023.10247754
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Chips with hundreds to thousands of cores require scalable networks-on-chip (NoCs). Customization of the NoC topology is necessary to reach the diverse design goals of different chips. We introduce sparse Hamming graph, a novel NoC topology with an adjustable cost-performance trade-off that is based on four NoC topology design principles we identified. To efficiently customize this topology, we develop a toolchain that leverages approximate floorplanning and link routing to deliver fast and accurate cost and performance predictions. We demonstrate how to use our methodology to achieve desired cost-performance trade-offs while outperforming established topologies in cost, performance, or both.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Implementing bitonic sorting on optical network-on-chip with bus topology
    Jing Zhang
    Weiwei Zhang
    Junling Yuan
    Hua Wang
    Photonic Network Communications, 2020, 39 : 129 - 134
  • [22] THROUGHPUT-BASED NETWORK-ON-CHIP TOPOLOGY GENERATION AND ANALYSIS
    Khan, Gul N.
    Dumitriu, V.
    2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 1165 - 1169
  • [23] A novel mesh-based hierarchical topology for network-on-chip
    Kong, Feng
    Han, Guo-Dong
    Shen, Jian-Liang
    Jian, Gang
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2014, 36 (10): : 2536 - 2540
  • [24] Method to optimize optical switch topology for photonic network-on-chip
    Zhou, Ting
    Jia, Hao
    OPTICS COMMUNICATIONS, 2018, 413 : 230 - 235
  • [25] Implementing bitonic sorting on optical network-on-chip with bus topology
    Zhang, Jing
    Zhang, Weiwei
    Yuan, Junling
    Wang, Hua
    Photonic Network Communications, 2020, 39 (02): : 129 - 134
  • [26] Floorplanning and Topology Generation for Application-Specific Network-on-Chip
    Yu, Bei
    Dong, Sheqin
    Chen, Song
    Goto, Satoshi
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 527 - +
  • [27] IMPROVED MODIFIED FAT-TREE TOPOLOGY NETWORK-ON-CHIP
    Bouhraoua, Abdelhafid
    Elrabaa, Muhammad E. S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (04) : 757 - 780
  • [28] A Topology optimization Method of Application-specific Network-on-Chip
    Lai, Guoming
    Lin, Xiaola
    ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 905 - +
  • [29] Contention-avoiding Custom Topology Generation for Network-on-Chip
    Deniziak, Stanislaw
    Tomaszewski, Robert
    PROCEEDINGS OF THE 2009 IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2009, : 234 - +
  • [30] Conjoined Irregular Topology and Routing Table Generation for Network-on-Chip
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, Virendra
    2009 ANNUAL IEEE INDIA CONFERENCE (INDICON 2009), 2009, : 442 - +