Mesh-connected rings topology for network-on-chip

被引:2
|
作者
Liu, You-Yao [1 ]
Gao, Meng [1 ]
机构
[1] School of Electronic Engineering, Xi'an University of Posts and Telecommunications, Xi'an 710121, China
基金
中国国家自然科学基金;
关键词
Routers - Interconnection networks (circuit switching) - Network-on-chip - Semiconductor device manufacture - Economic and social effects - Programmable logic controllers - Distributed computer systems - Mesh generation - Computer architecture - Integrated circuit interconnects - Servers - Network architecture - Routing algorithms;
D O I
10.1016/S1005-8885(13)60086-2
中图分类号
学科分类号
摘要
With the feature size of semiconductor technology reducing and intellectual property (IP) cores increasing, on-chip interconnection network architectures have a great influence on the performance and area of system-on-chip (SoC) design. Focusing on trade-off performance, cost and implementation, a regular network-on-chip (NoC) architecture which is mesh-connected rings (MCR) interconnection network is proposed. The topology of MCR is simple, planar and scalable in architecture, which combines mesh with ring. A detailed theoretical analysis for MCR and mesh is given, and a simulation analysis based on the virtual channel router with wormhole switching is also presented. The results compared with the general mesh architecture show that MCR has better performance, especially in local traffics and low loads, and lower cost. © 2013 The Journal of China Universities of Posts and Telecommunications.
引用
收藏
页码:30 / 36
相关论文
共 50 条
  • [1] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    The Journal of China Universities of Posts and Telecommunications, 2013, (05) : 30 - 36
  • [2] A Mesh-Connected Rings Topology for Network-on-Chip
    Liu Youyao
    Han Jungang
    2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012), 2012, : 719 - 724
  • [3] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    The Journal of China Universities of Posts and Telecommunications, 2013, 20 (05) : 30 - 36
  • [4] A shortly connected mesh topology for high performance and energy efficient network-on-chip architectures
    Md. Hasan Furhad
    Jong-Myon Kim
    The Journal of Supercomputing, 2014, 69 : 766 - 792
  • [5] A shortly connected mesh topology for high performance and energy efficient network-on-chip architectures
    Furhad, Md Hasan
    Kim, Jong-Myon
    JOURNAL OF SUPERCOMPUTING, 2014, 69 (02): : 766 - 792
  • [6] A Novel On-Chip Interconnection Topology for Mesh-Connected Processor Arrays
    Wang, Xiaofang
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 450 - 451
  • [7] An extended diagonal mesh topology for network-on-chip architectures
    Furhad, Md. Hasan
    Kim, Jong-Myon
    International Journal of Multimedia and Ubiquitous Engineering, 2015, 10 (10): : 197 - 210
  • [8] Network-on-Chip Implementation of Midimew-Connected Mesh Network
    Awal, Md Rabiul
    Rahman, M. M. Hafizur
    2013 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS AND TECHNOLOGIES (PDCAT), 2013, : 265 - 271
  • [9] A Topology for Network-on-Chip
    Kalita, Alakesh
    Ray, Kaushik
    Biswas, Abhijit
    Hussain, Md. Anwar
    2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,
  • [10] A Novel Mesh-based Hierarchical Topology for Network-on-Chip
    Kong, Feng
    Han, Guo-dong
    Shen, Jian-liang
    2014 5TH IEEE INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING AND SERVICE SCIENCE (ICSESS), 2014, : 1080 - 1083