A Novel On-Chip Interconnection Topology for Mesh-Connected Processor Arrays

被引:2
|
作者
Wang, Xiaofang [1 ]
机构
[1] Villanova Univ, Dept Elect & Comp Engn, 800 Lancaster Ave, Villanova, PA 19085 USA
关键词
D O I
10.1109/ISVLSI.2010.86
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Prior studies on packet-switching on-chip networks have primarily focused on the microarchitecture of the router to reduce the communication latency. In this paper, we propose a novel interconnection topology for mesh-connected processor arrays. By sharing routers among PEs and PEs among routers, our network significantly reduces the average hop count for a packet, thereby reducing the network latency and improving the throughput of the network. The interconnection network also requires less area compared to the conventional mesh organization, leaving more resources for the computing fabric. Extensive simulation results show that the proposed network reduces the network latency by up to 50.3% for a multiprocessor with 64 PEs.
引用
收藏
页码:450 / 451
页数:2
相关论文
共 50 条
  • [1] Multithread Reconfiguration Algorithm for Mesh-connected Processor Arrays
    Shen, Yuze
    Wu, Jigang
    Jiang, Guiyuan
    2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012), 2012, : 659 - 663
  • [2] Parallel reconfiguration algorithms for mesh-connected processor arrays
    Jigang Wu
    Guiyuan Jiang
    Yuze Shen
    Siew-Kei Lam
    Jizhou Sun
    Thambipillai Srikanthan
    The Journal of Supercomputing, 2014, 69 : 610 - 628
  • [3] Parallel reconfiguration algorithms for mesh-connected processor arrays
    Wu, Jigang
    Jiang, Guiyuan
    Shen, Yuze
    Lam, Siew-Kei
    Sun, Jizhou
    Srikanthan, Thambipillai
    JOURNAL OF SUPERCOMPUTING, 2014, 69 (02): : 610 - 628
  • [4] Fast deterministic selection on mesh-connected processor arrays
    Krizanc, D
    Narayanan, L
    Raman, R
    ALGORITHMICA, 1996, 15 (04) : 319 - 331
  • [5] FAST DETERMINISTIC SELECTION ON MESH-CONNECTED PROCESSOR ARRAYS
    KRIZANC, D
    NARAYANAN, L
    RAMAN, R
    LECTURE NOTES IN COMPUTER SCIENCE, 1991, 560 : 336 - 346
  • [6] OPTIMAL ROUTING ALGORITHMS FOR MESH-CONNECTED PROCESSOR ARRAYS
    RAJASEKARAN, S
    TSANTILAS, T
    ALGORITHMICA, 1992, 8 (01) : 21 - 38
  • [7] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    The Journal of China Universities of Posts and Telecommunications, 2013, (05) : 30 - 36
  • [8] A Mesh-Connected Rings Topology for Network-on-Chip
    Liu Youyao
    Han Jungang
    2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012), 2012, : 719 - 724
  • [9] Mesh-connected rings topology for network-on-chip
    LIU You-yao
    GAO Meng
    The Journal of China Universities of Posts and Telecommunications, 2013, 20 (05) : 30 - 36
  • [10] Mesh-connected rings topology for network-on-chip
    Liu, You-Yao
    Gao, Meng
    Journal of China Universities of Posts and Telecommunications, 2013, 20 (05): : 30 - 36