A Novel On-Chip Interconnection Topology for Mesh-Connected Processor Arrays

被引:2
|
作者
Wang, Xiaofang [1 ]
机构
[1] Villanova Univ, Dept Elect & Comp Engn, 800 Lancaster Ave, Villanova, PA 19085 USA
关键词
D O I
10.1109/ISVLSI.2010.86
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Prior studies on packet-switching on-chip networks have primarily focused on the microarchitecture of the router to reduce the communication latency. In this paper, we propose a novel interconnection topology for mesh-connected processor arrays. By sharing routers among PEs and PEs among routers, our network significantly reduces the average hop count for a packet, thereby reducing the network latency and improving the throughput of the network. The interconnection network also requires less area compared to the conventional mesh organization, leaving more resources for the computing fabric. Extensive simulation results show that the proposed network reduces the network latency by up to 50.3% for a multiprocessor with 64 PEs.
引用
收藏
页码:450 / 451
页数:2
相关论文
共 50 条
  • [21] An adaptive processor allocation strategy for mesh-connected systems
    Seo, KH
    Kim, SC
    THIRD INTERNATIONAL SYMPOSIUM ON PARALLEL ARCHITECTURES, ALGORITHMS, AND NETWORKS, PROCEEDINGS (I-SPAN '97), 1997, : 296 - 302
  • [22] GRAPH PROBLEMS ON A MESH-CONNECTED PROCESSOR ARRAY.
    Atallah, Mikhail J.
    Kosaraju, S.Rao
    1600, (31):
  • [23] Noncontiguous processor allocation algorithms for mesh-connected multicomputers
    Lo, V
    Windisch, KJ
    Liu, WQ
    Nitzberg, B
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1997, 8 (07) : 712 - 726
  • [24] SOLVING TREE PROBLEMS ON A MESH-CONNECTED PROCESSOR ARRAY
    ATALLAH, MJ
    HAMBRUSCH, SE
    INFORMATION AND CONTROL, 1986, 69 (1-3): : 168 - 187
  • [25] A Novel Hybrid Hexagonal Star Topology for On-Chip Interconnection Networks
    Kiranmai, V. Lakshmi
    Srinivasarao, B. K. N.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (05)
  • [26] Reconfigurable mesh-connected processor arrays using row-column bypassing and direct replacement
    Tsuda, N
    Shimizu, T
    I-SPAN 2000: INTERNATIONAL SYMPOSIUM ON PARALLEL ARCHITECTURES ALGORITHMS AND NETWORKS, PROCEEDINGS, 2000, : 24 - 29
  • [27] A Built-in Circuit for Self-Repairing Mesh-Connected Processor Arrays with Spares on Diagonal
    Takanami, Itsuo
    Fukushi, Masaru
    2017 IEEE 22ND PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC 2017), 2017, : 110 - 117
  • [28] OPTIMAL SIMULATIONS BETWEEN MESH-CONNECTED ARRAYS OF PROCESSORS
    KOSARAJU, SR
    ATALLAH, MJ
    JOURNAL OF THE ACM, 1988, 35 (03) : 635 - 650
  • [29] An integrated processor management scheme for the mesh-connected multicomputer systems
    Chang, CY
    Mohapatra, P
    PROCEEDINGS OF THE 1997 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, 1997, : 118 - 121
  • [30] 2 NEARLY OPTIMAL SORTING ALGORITHMS FOR MESH-CONNECTED PROCESSOR ARRAYS USING SHEAR-SORT
    SCHERSON, ID
    SEN, S
    MA, Y
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1989, 6 (01) : 151 - 165