Reconfigurable mesh-connected processor arrays using row-column bypassing and direct replacement

被引:8
|
作者
Tsuda, N [1 ]
Shimizu, T [1 ]
机构
[1] Kanazawa Inst Technol, Comp & Network Syst Core, Kanazawa, Ishikawa, Japan
关键词
D O I
10.1109/ISPAN.2000.900256
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper proposes an advanced reconfiguration scheme using row-column bypassing and direct replacement for two-dimensional mesh-connected processing-node arrays that makes an array usable for massively parallel computing and stand-alone computing in an efficient divided manner. This scheme uses an array providing a switching circuit in every node for row-column bypassing and a simple bypass network with a tree structure allocated to the array by graph-node coloring with a minimum inter-node distance of three for direct replacement. It can reconfigure a subarray with a regular matrix of free nodes usable for parallel computing in the array while allowing a small delay in the mesh, connections but maintaining a communication path from every busy node being used as stand-alone computing to the outside of the array. The direct replacement is used for substitution of busy nodes which are not covered by row-column bypassing with free nodes located in the rotas or columns to be bypassed, helping to enlarge the size of the reconfigured subarray. The bypass allocation with a minimum distance of three enables distributed communications and simple routing in the array while attaining a large success probability of the direct replacement. The proposed scheme is advantageous for constructing fault-tolerant massively parallel systems by using personal computers or workstations as processing nodes and Ethernet devices for interconnections.
引用
收藏
页码:24 / 29
页数:6
相关论文
共 38 条
  • [1] OPTIMAL ARCHITECTURES AND ALGORITHMS FOR MESH-CONNECTED PARALLEL COMPUTERS WITH SEPARABLE ROW-COLUMN BUSES
    SERRANO, MJ
    PARHAMI, B
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1993, 4 (10) : 1073 - 1080
  • [2] Multithread Reconfiguration Algorithm for Mesh-connected Processor Arrays
    Shen, Yuze
    Wu, Jigang
    Jiang, Guiyuan
    2012 13TH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED COMPUTING, APPLICATIONS, AND TECHNOLOGIES (PDCAT 2012), 2012, : 659 - 663
  • [3] Parallel reconfiguration algorithms for mesh-connected processor arrays
    Jigang Wu
    Guiyuan Jiang
    Yuze Shen
    Siew-Kei Lam
    Jizhou Sun
    Thambipillai Srikanthan
    The Journal of Supercomputing, 2014, 69 : 610 - 628
  • [4] Parallel reconfiguration algorithms for mesh-connected processor arrays
    Wu, Jigang
    Jiang, Guiyuan
    Shen, Yuze
    Lam, Siew-Kei
    Sun, Jizhou
    Srikanthan, Thambipillai
    JOURNAL OF SUPERCOMPUTING, 2014, 69 (02): : 610 - 628
  • [5] Fast deterministic selection on mesh-connected processor arrays
    Krizanc, D
    Narayanan, L
    Raman, R
    ALGORITHMICA, 1996, 15 (04) : 319 - 331
  • [6] FAST DETERMINISTIC SELECTION ON MESH-CONNECTED PROCESSOR ARRAYS
    KRIZANC, D
    NARAYANAN, L
    RAMAN, R
    LECTURE NOTES IN COMPUTER SCIENCE, 1991, 560 : 336 - 346
  • [7] OPTIMAL ROUTING ALGORITHMS FOR MESH-CONNECTED PROCESSOR ARRAYS
    RAJASEKARAN, S
    TSANTILAS, T
    ALGORITHMICA, 1992, 8 (01) : 21 - 38
  • [8] EMBEDDING HYPERCUBES AND RELATED NETWORKS INTO MESH-CONNECTED PROCESSOR ARRAYS
    ANNEXSTEIN, F
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1994, 23 (01) : 72 - 79
  • [9] Built-in self-reconfiguring systems for fault tolerant mesh-connected processor arrays by direct spare replacement
    Takanami, I
    2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 134 - 142
  • [10] TIME LOWER BOUNDS FOR SORTING ON MULTIDIMENSIONAL MESH-CONNECTED PROCESSOR ARRAYS
    HAN, Y
    IGARASHI, Y
    INFORMATION PROCESSING LETTERS, 1990, 33 (05) : 233 - 238