Reconfigurable mesh-connected processor arrays using row-column bypassing and direct replacement

被引:8
|
作者
Tsuda, N [1 ]
Shimizu, T [1 ]
机构
[1] Kanazawa Inst Technol, Comp & Network Syst Core, Kanazawa, Ishikawa, Japan
关键词
D O I
10.1109/ISPAN.2000.900256
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper proposes an advanced reconfiguration scheme using row-column bypassing and direct replacement for two-dimensional mesh-connected processing-node arrays that makes an array usable for massively parallel computing and stand-alone computing in an efficient divided manner. This scheme uses an array providing a switching circuit in every node for row-column bypassing and a simple bypass network with a tree structure allocated to the array by graph-node coloring with a minimum inter-node distance of three for direct replacement. It can reconfigure a subarray with a regular matrix of free nodes usable for parallel computing in the array while allowing a small delay in the mesh, connections but maintaining a communication path from every busy node being used as stand-alone computing to the outside of the array. The direct replacement is used for substitution of busy nodes which are not covered by row-column bypassing with free nodes located in the rotas or columns to be bypassed, helping to enlarge the size of the reconfigured subarray. The bypass allocation with a minimum distance of three enables distributed communications and simple routing in the array while attaining a large success probability of the direct replacement. The proposed scheme is advantageous for constructing fault-tolerant massively parallel systems by using personal computers or workstations as processing nodes and Ethernet devices for interconnections.
引用
收藏
页码:24 / 29
页数:6
相关论文
共 38 条
  • [11] Degradable restructuring of mesh-connected processor arrays with spares on orthogonal sides
    Takanami, Itsuo
    Fukushi, Masaru
    2018 IEEE 23RD PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC), 2018, : 11 - 14
  • [12] A Novel On-Chip Interconnection Topology for Mesh-Connected Processor Arrays
    Wang, Xiaofang
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 450 - 451
  • [13] Finding high performance solution in reconfigurable mesh-connected VLSI arrays
    Wu, JG
    Srik-Anthan, T
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2004, 3189 : 440 - 448
  • [14] LOW POWER PARALLEL MULTIPLIER DESIGN USING ROW-COLUMN BYPASSING
    Iyappan, G. Iyyakutti
    Lalitha, V.
    ICMEE 2009: PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON MECHANICAL AND ELECTRONICS ENGINEERING, 2010, : 225 - +
  • [15] Anatomic and Functional Imaging Using Row-Column Arrays
    Jensen, Jorgen Arendt
    Schou, Mikkel
    Jorgensen, Lasse Thurmann
    Tomov, Borislav G.
    Stuart, Matthias Bo
    Traberg, Marie Sand
    Taghavi, Iman
    Oygaard, Sigrid Huesebo
    Ommen, Martin Lind
    Steenberg, Kitty
    Thomsen, Erik Vilain
    Panduro, Nathalie Sarup
    Nielsen, Michael Bachmann
    Sorensen, Charlotte Mehlin
    IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2022, 69 (10) : 2722 - 2738
  • [16] PROCESSOR-TIME OPTIMAL PARALLEL ALGORITHMS FOR DIGITIZED IMAGES ON MESH-CONNECTED PROCESSOR ARRAYS
    ALNUWEIRI, HM
    KUMAR, VKP
    ALGORITHMICA, 1991, 6 (05) : 698 - 733
  • [17] Chain grouping: A method for partitioning loops onto mesh-connected processor arrays
    Tsanakas, P
    Koziris, N
    Papakonstantinou, G
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2000, 11 (09) : 941 - 955
  • [18] 2 NEARLY OPTIMAL SORTING ALGORITHMS FOR MESH-CONNECTED PROCESSOR ARRAYS USING SHEAR-SORT
    SCHERSON, ID
    SEN, S
    MA, Y
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 1989, 6 (01) : 151 - 165
  • [19] Restructuring mesh-connected processor arrays with spares on four sides by orthogonal side rotation
    Takanami, Itsuo
    Fukushi, Masaru
    2018 IEEE 23RD PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC), 2018, : 181 - 182
  • [20] Processor allocation using user directives in mesh-connected multicomputer systems
    Chang, CY
    Mohapatra, P
    FIFTH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING, PROCEEDINGS, 1998, : 302 - 309