VLSI Design of Analog Multiplier in Weak Inversion Region

被引:0
|
作者
Hiratkar, Sneha [1 ]
Tijare, Ankita [1 ]
Dakhole, Pravin [1 ]
机构
[1] Yeshwantrao Chavan Coll Engn, Dept Elect Engn, Nagpur, Maharashtra, India
关键词
Voltage mode circuit; Four quadrant multiplier; Weak inversion Region; Exponential circuit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In Analog application, multipliers plays a vital role. They are used in many fields like artificial neural networks, image processing, modulators etc. In this paper, a low power and low voltage CMOS analog multiplier is presented with performance analysis and design implementation by using Exponential Approximation circuit. In this design, MOSFETS are operating in weak inversion region in order to achieve low power dissipation. Multiplier consists of four such Exponential approximation circuits which is operating at a supply of 0.5V. Results and simulations are carried out by using 180nm technology in Tanner tool. Total power consumption is 598nW. T-pice simulation and result shows that the proposed structure has very low power consumption which makes it attractive for using in various analog circuits.
引用
收藏
页码:832 / 835
页数:4
相关论文
共 50 条
  • [21] A design of four-quadrant analog multiplier
    Dejhan, K
    Prommee, P
    Tiamvorratat, W
    Mitatha, S
    Chaisayun, I
    [J]. IEEE INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2004 (ISCIT 2004), PROCEEDINGS, VOLS 1 AND 2: SMART INFO-MEDIA SYSTEMS, 2004, : 29 - 32
  • [22] CMOS-Memristive Analog Multiplier Design
    Kalysh, Ileskhan
    Krestinskaya, Olga
    James, Alex Pappachen
    [J]. 2018 2ND INTERNATIONAL CONFERENCE ON COMPUTING AND NETWORK COMMUNICATIONS (COCONET), 2018, : 6 - 10
  • [23] NOVEL ANALOG VLSI DESIGN FOR MULTILAYER NETWORKS
    TOMBS, JN
    TARASSENKO, L
    MURRAY, AF
    [J]. IEE PROCEEDINGS-F RADAR AND SIGNAL PROCESSING, 1992, 139 (06) : 426 - 430
  • [24] WEAK INVERSION CHARGE INJECTION IN ANALOG MOS SWITCHES
    CHEN, MJ
    GU, YB
    WU, T
    HSU, PC
    LIU, TH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (05) : 604 - 606
  • [25] Design and implementation of multipattern generators in analog VLSI
    Kier, Ryan J.
    Ames, Jeffrey C.
    Beer, Randall D.
    Harrison, Reid R.
    [J]. IEEE TRANSACTIONS ON NEURAL NETWORKS, 2006, 17 (04): : 1025 - 1038
  • [26] VLSI implementation of multiplier design using reversible logic gate
    V. Nandhini
    K. Sambath
    [J]. Analog Integrated Circuits and Signal Processing, 2023, 115 : 93 - 100
  • [27] VLSI Design of High Speed Vedic Multiplier for FPGA Implementation
    Gavali, Kapil Ram
    Kadam, Poonam
    [J]. PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 936 - 939
  • [28] VLSI design of a quaternary multiplier with direct generation of partial products
    Ishizuka, O
    Ohta, A
    Tannno, K
    Tang, Z
    Handoko, D
    [J]. 27TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - 1997 PROCEEDINGS, 1997, : 169 - 174
  • [29] VLSI implementation of multiplier design using reversible logic gate
    Nandhini, V.
    Sambath, K.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 115 (01) : 93 - 100
  • [30] VLSI Design, Implementation and Analysis of Low Power Montgomery Multiplier
    Ibrahim, Attif A.
    Elsimary, Hamed A.
    Nassar, Amin M.
    [J]. COMPUTATIONAL ENGINEERING IN SYSTEMS APPLICATIONS, 2008, : 176 - 182