VLSI Design of Analog Multiplier in Weak Inversion Region

被引:0
|
作者
Hiratkar, Sneha [1 ]
Tijare, Ankita [1 ]
Dakhole, Pravin [1 ]
机构
[1] Yeshwantrao Chavan Coll Engn, Dept Elect Engn, Nagpur, Maharashtra, India
关键词
Voltage mode circuit; Four quadrant multiplier; Weak inversion Region; Exponential circuit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In Analog application, multipliers plays a vital role. They are used in many fields like artificial neural networks, image processing, modulators etc. In this paper, a low power and low voltage CMOS analog multiplier is presented with performance analysis and design implementation by using Exponential Approximation circuit. In this design, MOSFETS are operating in weak inversion region in order to achieve low power dissipation. Multiplier consists of four such Exponential approximation circuits which is operating at a supply of 0.5V. Results and simulations are carried out by using 180nm technology in Tanner tool. Total power consumption is 598nW. T-pice simulation and result shows that the proposed structure has very low power consumption which makes it attractive for using in various analog circuits.
引用
收藏
页码:832 / 835
页数:4
相关论文
共 50 条
  • [31] VLSI design of a quaternary multiplier with direct generation of partial products
    Ishizuka, O
    Ohta, A
    Tannno, K
    Tang, Z
    Handoko, D
    [J]. 27TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - 1997 PROCEEDINGS, 1997, : 169 - 174
  • [32] VLSI Design of 128 Point Finite Field FFT Multiplier
    Aravind, A. V.
    Murugan, Senthil
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 724 - 727
  • [33] VLSI Design of Fixed Width 2's Compliment Multiplier
    Ghonge, Minal R.
    Keote, R. S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
  • [34] A DYNAMIC CMOS MULTIPLIER FOR ANALOG VLSI BASED ON EXPONENTIAL PULSE-DECAY MODULATION
    MASSENGILL, LW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (03) : 268 - 276
  • [35] Multiplier evolution:: A family of multiplier VLSI implementations
    Colon-Bonet, Glenn
    Winterrowd, Paul, Jr.
    [J]. COMPUTER JOURNAL, 2008, 51 (05): : 585 - 594
  • [36] Using the weak inversion region to optimize input stage design of CMOS op amps
    Comer, DJ
    Comer, DT
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (01): : 8 - 14
  • [37] Analysis of CMOS-Memristive Analog Multiplier Design
    Kanapyanov, Aidos
    Krestinskaya, Olga
    [J]. 2018 2ND INTERNATIONAL CONFERENCE ON COMPUTING AND NETWORK COMMUNICATIONS (COCONET), 2018, : 220 - 224
  • [38] A High Performance Parallel VLSI Design of Matrix Inversion
    Wang, Kun
    Li, Li
    Pan, Hongbing
    Feng, Fan
    Yu, Xiao
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [39] Radiation Effects of HBTs Technology and Design of Analog Multiplier
    Jain, Chandra Prakash
    [J]. 2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 550 - 556
  • [40] Design of a neuromorphic Hebbian synapse using analog VLSI
    Rachmuth, G
    Poon, CS
    [J]. 1ST INTERNATIONAL IEEE EMBS CONFERENCE ON NEURAL ENGINEERING 2003, CONFERENCE PROCEEDINGS, 2003, : 221 - 224