共 50 条
- [31] VLSI design of a quaternary multiplier with direct generation of partial products [J]. 27TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - 1997 PROCEEDINGS, 1997, : 169 - 174
- [32] VLSI Design of 128 Point Finite Field FFT Multiplier [J]. 2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 724 - 727
- [33] VLSI Design of Fixed Width 2's Compliment Multiplier [J]. 2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
- [35] Multiplier evolution:: A family of multiplier VLSI implementations [J]. COMPUTER JOURNAL, 2008, 51 (05): : 585 - 594
- [36] Using the weak inversion region to optimize input stage design of CMOS op amps [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (01): : 8 - 14
- [37] Analysis of CMOS-Memristive Analog Multiplier Design [J]. 2018 2ND INTERNATIONAL CONFERENCE ON COMPUTING AND NETWORK COMMUNICATIONS (COCONET), 2018, : 220 - 224
- [38] A High Performance Parallel VLSI Design of Matrix Inversion [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
- [39] Radiation Effects of HBTs Technology and Design of Analog Multiplier [J]. 2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 550 - 556
- [40] Design of a neuromorphic Hebbian synapse using analog VLSI [J]. 1ST INTERNATIONAL IEEE EMBS CONFERENCE ON NEURAL ENGINEERING 2003, CONFERENCE PROCEEDINGS, 2003, : 221 - 224