VLSI design of a quaternary multiplier with direct generation of partial products

被引:15
|
作者
Ishizuka, O
Ohta, A
Tannno, K
Tang, Z
Handoko, D
机构
关键词
D O I
10.1109/ISMVL.1997.601392
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the VLSI design of a novel quaternary multiplier with direct generation of partial products using a radix-4 reduntant number system. The structure of the multiplier is so simple and regular that it is suitable for VLSI implementation. Partial products in the multiplier are generated as the corresponding value 0 to 9 and are implemented by simple CMOS current-mode circuits. To add partial products in the multiplier, we introduce a reduntant multi-valued adder (RMA). The RMA can add two redundant numbers without carry propagation. The resulting numbers in the final level of additions are also redundant. We use a high speed quaternary carry-look-ahead adder (QCLA) to convert a redundant number into a non-redundant number. The chip of a CMOS 4 x 4-digit quaternary multiplier is fabricated in cooperation with the VLSI Design and Education Center of Tokyo University, Japan. The chip and core sizes of the multiplier are 2.3 x 2.3 mm(2) and 1.5 x 1.6 mm(2), respectively, with 1.5 mu m technology. The layout design of a 16 x 16-digit quaternary multiplier with 0.8 mu m technology is also discussed for the practical use.
引用
收藏
页码:169 / 174
页数:6
相关论文
共 50 条
  • [1] VLSI Design of Analog Multiplier in Weak Inversion Region
    Hiratkar, Sneha
    Tijare, Ankita
    Dakhole, Pravin
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 832 - 835
  • [2] VLSI design of iterative Karatsuba multiplier and its evaluation
    Yazaki, Syunji
    Abe, Koki
    [J]. PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 313 - +
  • [3] Review article: Efficient multiplier architecture in VLSI design
    Jeevitha, M.
    Muthaiah, R.
    Swaminathan, P.
    [J]. Journal of Theoretical and Applied Information Technology, 2012, 38 (02) : 196 - 201
  • [4] VLSI DESIGN OF A QUATERNARY CARRY RIPPLE ADDER
    RAZAVI, HM
    KAYLANI, T
    [J]. PROCEEDINGS : THE TWENTY-FIRST SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 1989, : 470 - 474
  • [5] VLSI implementation of multiplier design using reversible logic gate
    V. Nandhini
    K. Sambath
    [J]. Analog Integrated Circuits and Signal Processing, 2023, 115 : 93 - 100
  • [6] VLSI Design of High Speed Vedic Multiplier for FPGA Implementation
    Gavali, Kapil Ram
    Kadam, Poonam
    [J]. PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 936 - 939
  • [7] Design of MOS-translinear multiplier/dividers in analog VLSI
    Lopez-Martin, AJ
    Carlosena, A
    [J]. VLSI DESIGN, 2000, 11 (04) : 321 - 329
  • [8] VLSI implementation of multiplier design using reversible logic gate
    Nandhini, V.
    Sambath, K.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 115 (01) : 93 - 100
  • [9] VLSI Design, Implementation and Analysis of Low Power Montgomery Multiplier
    Ibrahim, Attif A.
    Elsimary, Hamed A.
    Nassar, Amin M.
    [J]. COMPUTATIONAL ENGINEERING IN SYSTEMS APPLICATIONS, 2008, : 176 - 182
  • [10] VLSI Design of Fixed Width 2's Compliment Multiplier
    Ghonge, Minal R.
    Keote, R. S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,