Enhanced Drive Current in 10 nm Channel Length Gate-All-Around Field-Effect Transistor Using Ultrathin Strained Si/SiGe Channel

被引:0
|
作者
Yugender, Potaraju [1 ]
Dhar, Rudra Sankar [1 ]
Nanda, Swagat [1 ]
Kumar, Kuleen [1 ]
Sakthivel, Pandurengan [2 ]
Thirumurugan, Arun [3 ]
机构
[1] Natl Inst Technol Mizoram, Dept Elect & Commun Engn, Aizawl 796012, Mizoram, India
[2] Karpagam Acad Higher Educ, Fac Engn, Ctr Mat Sci, Dept Sci & Humanities Phys, Coimbatore 641021, Tamil Nadu, India
[3] Univ Atacama, Costanera 105, Vallenar 1612178, Chile
关键词
GAAFET; heterostructure-on-insulator; on current; stacked high-K; strained silicon; SIMULATION; FINFET;
D O I
10.3390/mi15121455
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The continuous scaling down of MOSFETs is one of the present trends in semiconductor devices to increase device performance. Nevertheless, with scaling down beyond 22 nm technology, the performance of even the newer nanodevices with multi-gate architecture declines with an increase in short channel effects (SCEs). Consequently, to facilitate further increases in the drain current, the use of strained silicon technology provides a better solution. Thus, the development of a novel Gate-All-Around Field-Effect Transistor (GAAFET) incorporating a strained silicon channel with a 10 nm gate length is initiated and discussed. In this device, strain is incorporated in the channel, where a strained silicon germanium layer is wedged between two strained silicon layers. The GAAFET device has four gates that surround the channel to provide improved control of the gate over the strained channel region and also reduce the short channel effects in the devices. The electrical properties, such as the on current, off current, threshold voltage (VTH), subthreshold slope, drain-induced barrier lowering (DIBL), and Ion/Ioff current ratio, of the 10 nm channel length GAAFET are compared with the 22 nm strained silicon channel GAAFET, the existing SOI FinFET device on 10 nm gate length, and IRDS 2022 specifications device. The developed 10 nm channel length GAAFET, having an ultrathin strained silicon channel, delivers enriched device performance, being augmented in contrast to the IRDS 2022 specifications device, showing improved characteristics along with amended SCEs.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Design Optimization of 10 nm Channel Length InGaAs Vertical Gate-All-Around Transistor (Nanowire)
    Kulkarni, Shreyas
    Joshi, Sangeeta
    Bade, Dattatray
    Subramaniam, Subha
    COMPUTING, COMMUNICATION AND SIGNAL PROCESSING, ICCASP 2018, 2019, 810 : 611 - 619
  • [2] Analysis of Channel Area Fluctuation Effects of Gate-All-Around Tunnel Field-Effect Transistor
    Kang, Seok Jung
    Park, Jeong-Uk
    Rim, KyungJin
    Kim, Yoon
    Kim, Jang Hyun
    Kim, Garam
    Kim, Sangwan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (07) : 4409 - 4413
  • [3] Effect of Ga fraction in InGaAs channel on performances of gate-all-around tunneling field-effect transistor
    Kim, Young Jae
    Yoon, Young Jun
    Seo, Jae Hwa
    Lee, Sung Min
    Cho, Seongjae
    Lee, Jung-Hee
    Kang, In Man
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2015, 30 (01)
  • [4] Enhanced Performance for SiGe/Si Gate-All-Around Field-Effect-Transistor with Ge Condensation Using Supercritical Fluid Treatment
    Chen, Wei-Ren
    Ruan, Dun-Bao
    Chang-Liao, Kuei-Shu
    Wang, Hao-Yan
    Luo, Guang-Li
    Chiu, Yu-Chuan
    Kuan, Ting-Kai
    Liu, Po-Tsun
    2023 SILICON NANOELECTRONICS WORKSHOP, SNW, 2023, : 25 - 26
  • [5] Performance Evaluation of Silicon Nanowire Gate-All-Around Field-Effect Transistors and Their Dependence of Channel Length and Diameter
    Bahador, Siti Norazlin
    Tan, Michael Loong Peng
    Ismail, Razali
    SCIENCE OF ADVANCED MATERIALS, 2015, 7 (01) : 190 - 198
  • [6] Optimal inverter logic gate using 10-nm double gate-all-around (DGAA) transistor with asymmetric channel width
    Ryu, Myunghwan
    Bien, Franklin
    Kim, Youngmin
    AIP ADVANCES, 2016, 6 (01):
  • [7] Characteristics of Gate-All-Around Junctionless Poly-Si TFTs With an Ultrathin Channel
    Chen, Hung-Bin
    Chang, Chun-Yen
    Lu, Nan-Heng
    Wu, Jia-Jiun
    Han, Ming-Hung
    Cheng, Ya-Chi
    Wu, Yung-Chun
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (07) : 897 - 899
  • [8] Externally assembled gate-all-around carbon nanotube field-effect transistor
    Chen, Zhihong
    Farmer, Damon
    Xu, Sheng
    Gordon, Roy
    Avouris, Phaedon
    Appenzeller, Joerg
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (02) : 183 - 185
  • [9] Impact of band alignment on line electron density and channel capacitance of rectangular n-channel gate-all-around wire field-effect transistor
    Sato, Shingo
    Omura, Yasuhisa
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (03) : 1706 - 1712
  • [10] INVERSION-CHANNEL SI SIGE HETEROJUNCTION FIELD-EFFECT TRANSISTOR
    KOVACIC, SJ
    SIMMONS, JG
    NOEL, JP
    HOUGHTON, DC
    BUCHANAN, M
    ELECTRONICS LETTERS, 1992, 28 (24) : 2234 - 2235