Optimal inverter logic gate using 10-nm double gate-all-around (DGAA) transistor with asymmetric channel width

被引:5
|
作者
Ryu, Myunghwan [1 ]
Bien, Franklin [1 ]
Kim, Youngmin [2 ]
机构
[1] UNIST, Sch Elect & Comp Engn, UNIST Gil 50, Ulsan 44919, South Korea
[2] Kwangwoon Univ, Dept Comp Engn, Gwangun Ro 20, Seoul 01897, South Korea
来源
AIP ADVANCES | 2016年 / 6卷 / 01期
基金
新加坡国家研究基金会;
关键词
D O I
10.1063/1.4940755
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
We investigate the electrical characteristics of a double-gate-all-around (DGAA) transistor with an asymmetric channel width using three-dimensional device simulation. The DGAA structure creates a silicon nanotube field-effect transistor (NTFET) with a core-shell gate architecture, which can solve the problem of loss of gate controllability of the channel and provides improved short-channel behavior. The channel width asymmetry is analyzed on both sides of the terminals of the transistors, i.e., source and drain. In addition, we consider both n-type and p-type DGAA FETs, which are essential to forming a unit logic cell, the inverter. Simulation results reveal that, according to the carrier types, the location of the asymmetry has a different effect on the electrical properties of the devices. Thus, we propose the N/P DGAA FET structure with an asymmetric channel width to form the optimal inverter. Various electrical metrics are analyzed to investigate the benefits of the optimal inverter structure over the conventional inverter structure. Simulation results show that 27% delay and 15% leakage power improvement are enabled in the optimum structure. (C) 2016 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution 3.0 Unported License.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] On-chip interconnect boosting technique by using of 10-nm double gate-all-around (DGAA) transistor
    Lee, Jaemin
    Ryu, Myunghwan
    Kim, Youngmin
    IEICE ELECTRONICS EXPRESS, 2015, 12 (12): : 1 - 11
  • [2] Analysis of Structural Variation and Threshold Voltage Modulation in 10-nm Double Gate-All-Around (DGAA) Transistor
    Ryu, Myunghwan
    Kim, Youngmin
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 228 - 229
  • [3] Drain current modelling of double gate-all-around (DGAA) MOSFETs
    Kumar, Arun
    Bhushan, Shiv
    Tiwari, Pramod Kumar
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (04) : 519 - 525
  • [4] Design Optimization of 10 nm Channel Length InGaAs Vertical Gate-All-Around Transistor (Nanowire)
    Kulkarni, Shreyas
    Joshi, Sangeeta
    Bade, Dattatray
    Subramaniam, Subha
    COMPUTING, COMMUNICATION AND SIGNAL PROCESSING, ICCASP 2018, 2019, 810 : 611 - 619
  • [5] A novel 10-nm physical gate length double-gate junction field effect transistor
    Hou Xiao-Yu
    Huang Ru
    Chen Gang
    Liu Sheng
    Zhang Xing
    Yu Bin
    Wang Yang-Yuan
    CHINESE PHYSICS B, 2008, 17 (02) : 685 - 689
  • [6] A novel 10-nm physical gate length double-gate junction field effect transistor
    侯晓宇
    黄如
    陈刚
    刘晟
    张兴
    俞滨
    王阳元
    Chinese Physics B, 2008, 17 (02) : 685 - 689
  • [7] Modeling the single-gate, double-gate, and gate-all-around tunnel field-effect transistor
    Verhulst, Anne S.
    Soree, Bart
    Leonelli, Daniele
    Vandenberghe, William G.
    Groeseneken, Guido
    JOURNAL OF APPLIED PHYSICS, 2010, 107 (02)
  • [8] Modeling, verification and comparison of short-channel double gate and gate-all-around MOSFETs
    Kolberg, S.
    Borli, H.
    Fjeldly, T. A.
    MATHEMATICS AND COMPUTERS IN SIMULATION, 2008, 79 (04) : 1107 - 1115
  • [9] Enhanced Drive Current in 10 nm Channel Length Gate-All-Around Field-Effect Transistor Using Ultrathin Strained Si/SiGe Channel
    Yugender, Potaraju
    Dhar, Rudra Sankar
    Nanda, Swagat
    Kumar, Kuleen
    Sakthivel, Pandurengan
    Thirumurugan, Arun
    MICROMACHINES, 2024, 15 (12)
  • [10] Adiabatic 4:2 Compressors Based on 10-nm Gate-All-Around CNTFET for Low-Power Computing
    Fiyuzi, Javad
    Akbar, Reza
    Taheri, Mohammadreza
    Moaiyeri, Mohammad Hossein
    Safaei, Farshad
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (08) : 1222 - 1234