Optimal inverter logic gate using 10-nm double gate-all-around (DGAA) transistor with asymmetric channel width

被引:5
|
作者
Ryu, Myunghwan [1 ]
Bien, Franklin [1 ]
Kim, Youngmin [2 ]
机构
[1] UNIST, Sch Elect & Comp Engn, UNIST Gil 50, Ulsan 44919, South Korea
[2] Kwangwoon Univ, Dept Comp Engn, Gwangun Ro 20, Seoul 01897, South Korea
来源
AIP ADVANCES | 2016年 / 6卷 / 01期
基金
新加坡国家研究基金会;
关键词
D O I
10.1063/1.4940755
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
We investigate the electrical characteristics of a double-gate-all-around (DGAA) transistor with an asymmetric channel width using three-dimensional device simulation. The DGAA structure creates a silicon nanotube field-effect transistor (NTFET) with a core-shell gate architecture, which can solve the problem of loss of gate controllability of the channel and provides improved short-channel behavior. The channel width asymmetry is analyzed on both sides of the terminals of the transistors, i.e., source and drain. In addition, we consider both n-type and p-type DGAA FETs, which are essential to forming a unit logic cell, the inverter. Simulation results reveal that, according to the carrier types, the location of the asymmetry has a different effect on the electrical properties of the devices. Thus, we propose the N/P DGAA FET structure with an asymmetric channel width to form the optimal inverter. Various electrical metrics are analyzed to investigate the benefits of the optimal inverter structure over the conventional inverter structure. Simulation results show that 27% delay and 15% leakage power improvement are enabled in the optimum structure. (C) 2016 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution 3.0 Unported License.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Performance Analysis of Sub-10nm Vertically Stacked Gate-All-Around FETs
    Mohapatra, E.
    Dash, T. P.
    Jena, J.
    Das, S.
    Maiti, C. K.
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 331 - 334
  • [32] Next Generation Gate-all-around Device Design for Continued Scaling Beyond 2 nm Logic
    Vyas, Pratik B.
    Zhao, Charisse
    Dag, Sefa
    Pal, Ashish
    Bazizi, El Mehdi
    Ayyagari-Sangamalli, Buvna
    2023 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, SISPAD, 2023, : 57 - 60
  • [33] Next Generation Gate-all-around Device Design for Continued Scaling Beyond 2 nm Logic
    Vyas, Pratik B.
    Zhao, Charisse
    Dag, Sefa
    Pal, Ashish
    Bazizi, El Mehdi
    Ayyagari-Sangamalli, Buvna
    International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2023, : 57 - 60
  • [34] Performance of Dual-Channel Gate-All-Around Polysilicon Nanowire Thin-film Transistor
    Huang, Po-Chun
    Sheu, Tzu-Shiun
    Chen, Chen-Chia
    Chen, Lu-An
    Sheu, Jeng-Tzong
    2008 IEEE SILICON NANOELECTRONICS WORKSHOP, 2008, : 151 - 152
  • [35] Analysis of Channel Area Fluctuation Effects of Gate-All-Around Tunnel Field-Effect Transistor
    Kang, Seok Jung
    Park, Jeong-Uk
    Rim, KyungJin
    Kim, Yoon
    Kim, Jang Hyun
    Kim, Garam
    Kim, Sangwan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (07) : 4409 - 4413
  • [36] Performance breakthrough in 8 nm gate length gate-all-around nanowire transistors using metallic nanowire contacts
    Jiang, Y.
    Liow, T. Y.
    Singh, N.
    Tan, L. H.
    Lo, G. Q.
    Chan, D. S. H.
    Kwong, D. L.
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 27 - +
  • [37] Sub-10 nm Top Width Nanowire InGaAs Gate-All-Around MOSFETs With Improved Subthreshold Characteristics and Device Reliability
    Ko, Hua-Lun
    Quang Ho Luc
    Huang, Ping
    Wu, Jing-Yuan
    Chen, Si-Meng
    Tran, Nhan-Ai
    Hsu, Heng-Tung
    Chang, Edward Yi
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 188 - 191
  • [38] Sub-10 nm Top Width Nanowire InGaAs Gate-All-Around MOSFETs with Improved Subthreshold Characteristics and Device Reliability
    Ko, Hua-Lun
    Luc, Quang Ho
    Huang, Ping
    Wu, Jing-Yuan
    Chen, Si-Meng
    Tran, Nhan-Ai
    Hsu, Heng-Tung
    Chang, Edward Yi
    IEEE Journal of the Electron Devices Society, 2022, 10 : 188 - 191
  • [39] A Vertical Combo Spacer to Optimize Electrothermal Characteristics of 7-nm Nanosheet Gate-All-Around Transistor
    Liu, Renhua
    Li, Xiaojin
    Sun, Yabin
    Shi, Yanling
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (06) : 2249 - 2254
  • [40] Vertical Field effect transistor with sub-15nm gate-all-around on Si nanowire array
    Larrieu, G.
    Guerfi, Y.
    Han, X. L.
    Clement, N.
    ESSDERC 2015 PROCEEDINGS OF THE 45TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2015, : 202 - 205