Optimal inverter logic gate using 10-nm double gate-all-around (DGAA) transistor with asymmetric channel width

被引:5
|
作者
Ryu, Myunghwan [1 ]
Bien, Franklin [1 ]
Kim, Youngmin [2 ]
机构
[1] UNIST, Sch Elect & Comp Engn, UNIST Gil 50, Ulsan 44919, South Korea
[2] Kwangwoon Univ, Dept Comp Engn, Gwangun Ro 20, Seoul 01897, South Korea
来源
AIP ADVANCES | 2016年 / 6卷 / 01期
基金
新加坡国家研究基金会;
关键词
D O I
10.1063/1.4940755
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
We investigate the electrical characteristics of a double-gate-all-around (DGAA) transistor with an asymmetric channel width using three-dimensional device simulation. The DGAA structure creates a silicon nanotube field-effect transistor (NTFET) with a core-shell gate architecture, which can solve the problem of loss of gate controllability of the channel and provides improved short-channel behavior. The channel width asymmetry is analyzed on both sides of the terminals of the transistors, i.e., source and drain. In addition, we consider both n-type and p-type DGAA FETs, which are essential to forming a unit logic cell, the inverter. Simulation results reveal that, according to the carrier types, the location of the asymmetry has a different effect on the electrical properties of the devices. Thus, we propose the N/P DGAA FET structure with an asymmetric channel width to form the optimal inverter. Various electrical metrics are analyzed to investigate the benefits of the optimal inverter structure over the conventional inverter structure. Simulation results show that 27% delay and 15% leakage power improvement are enabled in the optimum structure. (C) 2016 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution 3.0 Unported License.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] On the Vertically Stacked Gate-All-Around Nanosheet and Nanowire Transistor Scaling beyond the 5 nm Technology Node
    Wong, Hei
    Kakushima, Kuniyuki
    NANOMATERIALS, 2022, 12 (10)
  • [42] Optimization of 3D Stacked Nanosheets in 5nm Gate-all-around Transistor Technology
    Gundu, Anil Kumar
    Kursun, Volkan
    34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 25 - 28
  • [43] Design and Investigation of Silicon Gate-All-Around Junctionless Field-Effect Transistor Using a Step Thickness Gate Oxide
    Zhang, Wenlun
    Wang, Baokang
    IEICE TRANSACTIONS ON ELECTRONICS, 2021, E104C (08) : 379 - 385
  • [44] Analytical modeling of subthreshold characteristics of ultra-thin double gate-all-around (DGAA) MOSFETs incorporating quantum confinement effects
    Kumar, Arun
    Shushan, Shiv
    Tiwari, Pramod Kumar
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 109 : 567 - 578
  • [45] Sub-10 nm Gate-All-Around CMOS Nanowire Transistors on Bulk Si Substrate
    Li, Ming
    Yeo, Kyoung Hwan
    Suk, Sung Dae
    Yeoh, Yun Young
    Kim, Dong-Won
    Chung, Tae Young
    Oh, Kyung Seok
    Lee, Won-Seong
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 94 - 95
  • [46] Analytical Modeling of Subthreshold Current and Subthreshold Swing of Schottky-Barrier Source/Drain Double Gate-All-Around (DGAA) MOSFETs
    Kumar, Arun
    Srinivas, P. S. T. N.
    Tiwari, Pramod Kumar
    2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 355 - 359
  • [47] Impact of high- gate dielectric and other physical parameters on the electrostatics and threshold voltage of long channel gate-all-around nanowire transistor
    Khan, Saeed Uz Zaman
    Hossain, Md. Shafayat
    Rahman, Fahim Ur
    Zaman, Rifat
    Hossen, Md. Obaidul
    Khosru, Quazi D. M.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2015, 28 (04) : 389 - 403
  • [48] Simulation Study of the Instability Induced by the Variation of Grain Boundary Width and Trap Density in Gate-All-Around Polysilicon Transistor
    Lin, Po-Jui
    Chiu, Yung-Yueh
    Chen, Frederick
    Shirota, Riichiro
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (04) : 1969 - 1974
  • [49] Effect of Ga fraction in InGaAs channel on performances of gate-all-around tunneling field-effect transistor
    Kim, Young Jae
    Yoon, Young Jun
    Seo, Jae Hwa
    Lee, Sung Min
    Cho, Seongjae
    Lee, Jung-Hee
    Kang, In Man
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2015, 30 (01)
  • [50] A NOVEL HYBRID-CHANNEL GATE-ALL-AROUND NANOSHEET TRANSISTOR FOR LEAKAGE CONTROL AND SUBTHRESHOLD SLOPE REDUCTION
    Xu, Yumin
    Wu, Chunlei
    Shen, Boqian
    Zhao, Fei
    Gu, Hanzhi
    Ma, Jian
    Wang, Dawei
    Liu, Tao
    Zhang, David Wei
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,