On the Vertically Stacked Gate-All-Around Nanosheet and Nanowire Transistor Scaling beyond the 5 nm Technology Node

被引:13
|
作者
Wong, Hei [1 ]
Kakushima, Kuniyuki [2 ]
机构
[1] City Univ Hong Kong, Dept Elect Engn, Hong Kong, Peoples R China
[2] Tokyo Inst Technol, Frontier Res Ctr, Yokohama, Kanagawa 1528550, Japan
关键词
vertically stacked nanosheet transistor; FinFET; nanowire transistor; channel width folding; nano CMOS; ANALYTICAL-MODEL; MOSFETS;
D O I
10.3390/nano12101739
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
This work performs a detailed comparison of the channel width folding effectiveness of the FinFET, vertically stacked nanosheet transistor (VNSFET), and vertically stacked nanowire transistor (VNWFET) under the constraints of the same vertical (fin) height and layout footprint size (fin width) defined by the same lithography and dry etching capabilities of a foundry. The results show that the nanosheet structure has advantages only when the intersheet spacing or vertical sheet pitch is less than the sheet width. Additionally, for the nanowire transistors, the wire spacing should be less than 57% of the wire diameter in order to have a folding ratio better than a FinFET with the same total height and footprint. Considering the technological constraints for the gate oxide and metal gate thicknesses, the minimum intersheet/interwire spacing should be in the range of 7 to 8 nm. Then, the VNSFET structure has the advantage of boosting the chip density over the FinFET ones only when the sheet width is wider than 8 nm. On the other hand, the VNWFET structure may have a better footprint sizing than the FinFET ones only when the nanowire diameter is larger than 14 nm. In addition, considering the different channel mobilities along the different surface directions of the silicon channel and also some other unfavorable natures such as more complicated processes, more significant surface roughness scattering, and parasitic capacitance effects, the nanosheet transistor does not show superior scaling capability than the FinFET counterpart when approaching the ultimate technology node.
引用
收藏
页数:15
相关论文
共 50 条
  • [1] Stacked Nanosheet Gate-All-Around Transistor to Enable Scaling Beyond FinFET
    Loubet, N.
    Hook, T.
    Montanini, P.
    Yeung, C. -W.
    Kanakasabapathy, S.
    Guillorn, M.
    Yamashita, T.
    Zhang, J.
    Miao, X.
    Wang, J.
    Young, A.
    Chao, R.
    Kang, M.
    Liu, Z.
    Fan, S.
    Hamieh, B.
    Sieg, S.
    Mignot, Y.
    Xu, W.
    Seo, S. -C.
    Yoo, J.
    Mochizuki, S.
    Sankarapandian, M.
    Kwon, O.
    Carr, A.
    Greene, A.
    Park, Y.
    Frougier, J.
    Galatage, R.
    Bao, R.
    Shearer, J.
    Conti, R.
    Song, H.
    Lee, D.
    Kong, D.
    Xu, Y.
    Arceo, A.
    Bi, Z.
    Xu, P.
    Muthinti, R.
    Li, J.
    Wong, R.
    Brown, D.
    Oldiges, P.
    Robison, R.
    Arnold, J.
    Felix, N.
    Skordas, S.
    Gaudiello, J.
    Standaert, T.
    [J]. 2017 SYMPOSIUM ON VLSI TECHNOLOGY, 2017, : T230 - T231
  • [2] Density scaling with gate-all-around silicon nanowire MOSFETs for the 10 nm node and beyond
    Bangsaruntip, S.
    Balakrishnan, K.
    Cheng, S. -L.
    Chang, J.
    Brink, M.
    Lauer, I.
    Bruce, R. L.
    Engelmann, S. U.
    Pyzyna, A.
    Cohen, G. M.
    Gignac, L. M.
    Breslin, C. M.
    Newbury, J. S.
    Klaus, D. P.
    Majumdar, A.
    Sleight, J. W.
    Guillorn, M. A.
    [J]. 2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [3] Characterization and optimization of junctionless gate-all-around vertically stacked nanowire FETs for sub-5 nm technology nodes
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    [J]. MICROELECTRONICS JOURNAL, 2021, 116
  • [4] Investigation of process variation in vertically stacked gate-all-around nanowire transistor and SRAM circuit
    Sun, Yabin
    Li, Xianglong
    Zhuo, Yue
    Liu, Yun
    Wang, Teng
    Li, Xiaojin
    Shi, Yanling
    Xu, Jun
    Liu, Ziyu
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (05)
  • [5] A Vertically Stacked Nanosheet Gate-All-Around FET for Biosensing Application
    Li, Cong
    Liu, Feichen
    Han, Ru
    Zhuang, Yiqi
    [J]. IEEE ACCESS, 2021, 9 : 63602 - 63610
  • [6] 5-nm Gate-All-Around Transistor Technology With 3-D Stacked Nanosheets
    Gundu, Anil Kumar
    Kursun, Volkan
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (03) : 922 - 929
  • [7] ESD Diodes in a Bulk Si Gate-All-Around Vertically Stacked Horizontal Nanowire Technology
    Chen, S. -H.
    Hellings, G.
    Scholz, M.
    Linten, D.
    Mertens, H.
    Ritzenthaler, R.
    Boschke, R.
    Groeseneken, G.
    Horiguchi, N.
    [J]. 2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [8] NBTI Impact of Surface Orientation in Stacked Gate-All-Around Nanosheet Transistor
    Zhou, Huimei
    Wang, Miaomiao
    Zhang, Jingyun
    Watanabe, Koji
    Durfee, Curtis
    Mochizuki, Shogo
    Bao, Ruqiang
    Southwick, Richard
    Bhuiyan, Maruf
    Veeraraghavan, Basker
    [J]. 2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [9] Bias Temperature Instability Reliability in Stacked Gate-All-Around Nanosheet Transistor
    Wang, Miaomiao
    Zhang, Jingyun
    Zhou, Huimei
    Southwick, Richard G.
    Chao, Robin Hsin Kuo
    Miao, Xin
    Basker, Veeraraghavan S.
    Yamashita, Tenko
    Guo, Dechao
    Karve, Gauri
    Bu, Huiming
    Stathis, James H.
    [J]. 2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [10] Optimization of 3D Stacked Nanosheets in 5nm Gate-all-around Transistor Technology
    Gundu, Anil Kumar
    Kursun, Volkan
    [J]. 34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 25 - 28