Enhanced Drive Current in 10 nm Channel Length Gate-All-Around Field-Effect Transistor Using Ultrathin Strained Si/SiGe Channel

被引:0
|
作者
Yugender, Potaraju [1 ]
Dhar, Rudra Sankar [1 ]
Nanda, Swagat [1 ]
Kumar, Kuleen [1 ]
Sakthivel, Pandurengan [2 ]
Thirumurugan, Arun [3 ]
机构
[1] Natl Inst Technol Mizoram, Dept Elect & Commun Engn, Aizawl 796012, Mizoram, India
[2] Karpagam Acad Higher Educ, Fac Engn, Ctr Mat Sci, Dept Sci & Humanities Phys, Coimbatore 641021, Tamil Nadu, India
[3] Univ Atacama, Costanera 105, Vallenar 1612178, Chile
关键词
GAAFET; heterostructure-on-insulator; on current; stacked high-K; strained silicon; SIMULATION; FINFET;
D O I
10.3390/mi15121455
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The continuous scaling down of MOSFETs is one of the present trends in semiconductor devices to increase device performance. Nevertheless, with scaling down beyond 22 nm technology, the performance of even the newer nanodevices with multi-gate architecture declines with an increase in short channel effects (SCEs). Consequently, to facilitate further increases in the drain current, the use of strained silicon technology provides a better solution. Thus, the development of a novel Gate-All-Around Field-Effect Transistor (GAAFET) incorporating a strained silicon channel with a 10 nm gate length is initiated and discussed. In this device, strain is incorporated in the channel, where a strained silicon germanium layer is wedged between two strained silicon layers. The GAAFET device has four gates that surround the channel to provide improved control of the gate over the strained channel region and also reduce the short channel effects in the devices. The electrical properties, such as the on current, off current, threshold voltage (VTH), subthreshold slope, drain-induced barrier lowering (DIBL), and Ion/Ioff current ratio, of the 10 nm channel length GAAFET are compared with the 22 nm strained silicon channel GAAFET, the existing SOI FinFET device on 10 nm gate length, and IRDS 2022 specifications device. The developed 10 nm channel length GAAFET, having an ultrathin strained silicon channel, delivers enriched device performance, being augmented in contrast to the IRDS 2022 specifications device, showing improved characteristics along with amended SCEs.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] Atomistic modeling of gate-all-around Si-nanowire field-effect transistors
    Pecchia, Alessandro
    Salamandra, Luigi
    Latessa, Luca
    Aradi, Balint
    Frauenheim, Thomas
    Di Carlo, Aldo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) : 3159 - 3167
  • [32] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Rishu Chaujar
    Mekonnen Getnet Yirak
    Journal of Electronic Materials, 2024, 53 : 2191 - 2201
  • [33] Investigation of a Gate Stack Gate-All-Around Junctionless Nanowire Field-Effect Transistor for Oxygen Gas Sensing
    Chaujar, Rishu
    Yirak, Mekonnen Getnet
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (04) : 2191 - 2201
  • [34] Stacked Gate-All-Around Nanosheet pFET with Highly Compressive Strained Si1-xGex Channel
    Mochizuki, S.
    Bhuiyan, M.
    Zhou, H.
    Zhang, J.
    Stuckert, E.
    Li, J.
    Zhao, K.
    Wang, M.
    Basker, V
    Loubet, N.
    Guo, D.
    Haran, B.
    Bu, H.
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [35] THE N-CHANNEL SIGE/SI MODULATION-DOPED FIELD-EFFECT TRANSISTOR
    DAEMBKES, H
    HERZOG, HJ
    JORKE, H
    KIBBEL, H
    KASPAR, E
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1986, 33 (05) : 633 - 638
  • [36] Quantization, gate dielectric and channel length effect in double-gate tunnel field-effect transistor
    Mondol, Kalyan
    Hasan, Mehedi
    Siddique, Abdul Hasib
    Islam, Sharnali
    RESULTS IN PHYSICS, 2022, 34
  • [37] Novel Sub-10-nm Gate-All-Around Si Nanowire Channel Poly-Si TFTs With Raised Source/Drain
    Lu, Yi-Hsien
    Kuo, Po-Yi
    Wu, Yi-Hong
    Chen, Yi-Hsuan
    Chao, Tien-Sheng
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (02) : 173 - 175
  • [38] Si Interlayers Trimming Strategy in Gate-All-Around Device Architecture for Si and SiGe Dual-Channel CMOS Integration
    Zhao, Fei
    Li, Yan
    Li, Yongliang
    Jia, Xiaofeng
    Xiong, Wenjuan
    Kong, Zhenzhen
    Luo, Huaizhi
    Li, Junjie
    Zhang, Jiayi
    Mao, Xiaotong
    Wu, Zhenhua
    Xu, Min
    Luo, Jun
    Wang, Wenwu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6163 - 6168
  • [39] Electrical characterisation of Horizontal and Vertical Gate-All-Around Si/SiGe Nanowires Field Effect Transistors
    Salem, B.
    Rosaz, G.
    Pauc, N.
    Gentile, P.
    Periwal, P.
    Potie, A.
    Bassani, F.
    David, S.
    Baron, T.
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [40] 4-Levels Vertically Stacked SiGe Channel Nanowires Gate-All-Around Transistor with Novel Channel Releasing and Source and Drain Silicide Process
    Cheng, Xiaohong
    Li, Yongliang
    Zhao, Fei
    Chen, Anlan
    Liu, Haoyan
    Li, Chun
    Zhang, Qingzhu
    Yin, Huaxiang
    Luo, Jun
    Wang, Wenwu
    NANOMATERIALS, 2022, 12 (05)