Enhanced Drive Current in 10 nm Channel Length Gate-All-Around Field-Effect Transistor Using Ultrathin Strained Si/SiGe Channel

被引:0
|
作者
Yugender, Potaraju [1 ]
Dhar, Rudra Sankar [1 ]
Nanda, Swagat [1 ]
Kumar, Kuleen [1 ]
Sakthivel, Pandurengan [2 ]
Thirumurugan, Arun [3 ]
机构
[1] Natl Inst Technol Mizoram, Dept Elect & Commun Engn, Aizawl 796012, Mizoram, India
[2] Karpagam Acad Higher Educ, Fac Engn, Ctr Mat Sci, Dept Sci & Humanities Phys, Coimbatore 641021, Tamil Nadu, India
[3] Univ Atacama, Costanera 105, Vallenar 1612178, Chile
关键词
GAAFET; heterostructure-on-insulator; on current; stacked high-K; strained silicon; SIMULATION; FINFET;
D O I
10.3390/mi15121455
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The continuous scaling down of MOSFETs is one of the present trends in semiconductor devices to increase device performance. Nevertheless, with scaling down beyond 22 nm technology, the performance of even the newer nanodevices with multi-gate architecture declines with an increase in short channel effects (SCEs). Consequently, to facilitate further increases in the drain current, the use of strained silicon technology provides a better solution. Thus, the development of a novel Gate-All-Around Field-Effect Transistor (GAAFET) incorporating a strained silicon channel with a 10 nm gate length is initiated and discussed. In this device, strain is incorporated in the channel, where a strained silicon germanium layer is wedged between two strained silicon layers. The GAAFET device has four gates that surround the channel to provide improved control of the gate over the strained channel region and also reduce the short channel effects in the devices. The electrical properties, such as the on current, off current, threshold voltage (VTH), subthreshold slope, drain-induced barrier lowering (DIBL), and Ion/Ioff current ratio, of the 10 nm channel length GAAFET are compared with the 22 nm strained silicon channel GAAFET, the existing SOI FinFET device on 10 nm gate length, and IRDS 2022 specifications device. The developed 10 nm channel length GAAFET, having an ultrathin strained silicon channel, delivers enriched device performance, being augmented in contrast to the IRDS 2022 specifications device, showing improved characteristics along with amended SCEs.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Analytical Current-Voltage Model for Gate-All-Around Transistor with Poly-Crystalline Silicon Channel
    Seon, Yoongeun
    Kim, Jongmin
    Kim, Soowon
    Jeon, Jongwook
    ELECTRONICS, 2019, 8 (09)
  • [42] Investigation of SiGe/Si Bilayer Inverted-T Channel Gate-All-Around Field-Effect-Transistor With Self-Induced Ferroelectric Ge Doped HfO2
    SUN, CHONG-JHE
    YAO, YI-JU
    YAN, SIAO-CHENG
    LIN, YI-WEN
    LIN, SHAN-WEN
    HOU, FU-JU
    LUO, GUANG-L, I
    WU, YUNG-CHUN
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 408 - 412
  • [43] High-performance doped-channel field-effect transistor using graded SiGe channel
    Wu, SL
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2004, 43 (12B): : L1604 - L1606
  • [44] The influences of radiation effects on DC/RF performances of L g=22 nm gate-all-around nanosheet field-effect transistor
    Ma, Yue
    Bi, Jinshun
    Majumdar, Sandip
    Mehmood, Safdar
    Ji, Lanlong
    Sun, Yichao
    Zhang, Chenrui
    Fan, Linjie
    Zhao, Biyao
    Wang, Hanbin
    Shen, Lizhi
    Han, Tingting
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (03)
  • [45] A 60 nm channel length ferroelectric-gate field-effect transistor capable of fast switching and multilevel programming
    Kaneko, Yukihiro
    Nishitani, Yu
    Ueda, Michihito
    Tokumitsu, Eisuke
    Fujii, Eiji
    APPLIED PHYSICS LETTERS, 2011, 99 (18)
  • [46] Tunneling field-effect transistor with a strained Si channel and a Si0.5Ge0.5 source
    Zhao, Q. T.
    Yu, W. J.
    Zhang, B.
    Schmidt, M.
    Richter, S.
    Buca, D.
    Hartmann, J. -M.
    Luptak, R.
    Fox, A.
    Bourdelle, K. K.
    Mantl, S.
    SOLID-STATE ELECTRONICS, 2012, 74 : 97 - 101
  • [47] Investigation on Hot Carrier Reliability of Gate-All-Around Twin Si Nanowire Field Effect Transistor
    Yeoh, Yun Young
    Suk, Sung Dae
    Li, Ming
    Yeo, Kyoung Hwan
    Kim, Dong-Won
    Jin, Gyoyoung
    Oh, Kyoungsuk
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 400 - 404
  • [48] Investigation of Sub-10-nm Diameter, Gate-All-Around Nanowire Field-Effect Transistors for Electrostatic Discharge Applications
    Liu, W.
    Liou, J. J.
    Jiang, Y.
    Singh, N.
    Lo, G. Q.
    Chung, J.
    Jeong, Y. H.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (03) : 352 - 354
  • [49] Gate-all-around MOSFETs:: lateral ultra-narrow (≤10nm) fin as channel body
    Singh, N
    Agarwal, A
    Bera, LK
    Kumar, R
    Lo, GQ
    Narayanan, B
    Kwong, DL
    ELECTRONICS LETTERS, 2005, 41 (24) : 1353 - 1354
  • [50] Design and analysis of Si-based arch-shaped gate-all-around (GAA) tunneling field-effect transistor (TFET)
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Seongmin
    Lee, Jung-Hee
    Cho, Seongjae
    Kang, In Man
    CURRENT APPLIED PHYSICS, 2015, 15 (03) : 208 - 212