Enhanced Drive Current in 10 nm Channel Length Gate-All-Around Field-Effect Transistor Using Ultrathin Strained Si/SiGe Channel

被引:0
|
作者
Yugender, Potaraju [1 ]
Dhar, Rudra Sankar [1 ]
Nanda, Swagat [1 ]
Kumar, Kuleen [1 ]
Sakthivel, Pandurengan [2 ]
Thirumurugan, Arun [3 ]
机构
[1] Natl Inst Technol Mizoram, Dept Elect & Commun Engn, Aizawl 796012, Mizoram, India
[2] Karpagam Acad Higher Educ, Fac Engn, Ctr Mat Sci, Dept Sci & Humanities Phys, Coimbatore 641021, Tamil Nadu, India
[3] Univ Atacama, Costanera 105, Vallenar 1612178, Chile
关键词
GAAFET; heterostructure-on-insulator; on current; stacked high-K; strained silicon; SIMULATION; FINFET;
D O I
10.3390/mi15121455
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The continuous scaling down of MOSFETs is one of the present trends in semiconductor devices to increase device performance. Nevertheless, with scaling down beyond 22 nm technology, the performance of even the newer nanodevices with multi-gate architecture declines with an increase in short channel effects (SCEs). Consequently, to facilitate further increases in the drain current, the use of strained silicon technology provides a better solution. Thus, the development of a novel Gate-All-Around Field-Effect Transistor (GAAFET) incorporating a strained silicon channel with a 10 nm gate length is initiated and discussed. In this device, strain is incorporated in the channel, where a strained silicon germanium layer is wedged between two strained silicon layers. The GAAFET device has four gates that surround the channel to provide improved control of the gate over the strained channel region and also reduce the short channel effects in the devices. The electrical properties, such as the on current, off current, threshold voltage (VTH), subthreshold slope, drain-induced barrier lowering (DIBL), and Ion/Ioff current ratio, of the 10 nm channel length GAAFET are compared with the 22 nm strained silicon channel GAAFET, the existing SOI FinFET device on 10 nm gate length, and IRDS 2022 specifications device. The developed 10 nm channel length GAAFET, having an ultrathin strained silicon channel, delivers enriched device performance, being augmented in contrast to the IRDS 2022 specifications device, showing improved characteristics along with amended SCEs.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] One-Transistor Dynamic Random-Access Memory Based on Gate-All-Around Junction-Less Field-Effect Transistor with a Si/SiGe Heterostructure
    Yoon, Young Jun
    Lee, Jae Sang
    Kim, Dong-Seok
    Lee, Sang Ho
    Kang, In Man
    ELECTRONICS, 2020, 9 (12) : 1 - 12
  • [22] MoS2 Field-Effect Transistor with Sub-10 nm Channel Length
    Nourbakhsh, Amirhasan
    Zubair, Ahmad
    Sajjad, Redwan N.
    Tavakkoli, Amir K. G.
    Chen, Wei
    Fang, Shiang
    Ling, Xi
    Kong, Jing
    Dresselhaus, Mildred S.
    Kaxiras, Efthimios
    Berggren, Karl K.
    Antoniadis, Dimitri
    Palacios, Tomas
    NANO LETTERS, 2016, 16 (12) : 7798 - 7806
  • [23] ON TRANSCONDUCTANCE IN THE P-CHANNEL SI/SIGE HETEROJUNCTION FIELD-EFFECT TRANSISTOR
    KOVACIC, SJ
    OJHA, JJ
    SWOGER, JH
    SIMMONS, JG
    NOEL, JP
    HOUGHTON, DC
    CANADIAN JOURNAL OF PHYSICS, 1992, 70 (10-11) : 963 - 968
  • [24] Modeling the single-gate, double-gate, and gate-all-around tunnel field-effect transistor
    Verhulst, Anne S.
    Soree, Bart
    Leonelli, Daniele
    Vandenberghe, William G.
    Groeseneken, Guido
    JOURNAL OF APPLIED PHYSICS, 2010, 107 (02)
  • [25] Design and Investigation of Silicon Gate-All-Around Junctionless Field-Effect Transistor Using a Step Thickness Gate Oxide
    Zhang, Wenlun
    Wang, Baokang
    IEICE TRANSACTIONS ON ELECTRONICS, 2021, E104C (08) : 379 - 385
  • [26] Fabrication and characterization of novel gate-all-around polycrystalline silicon junctionless field-effect transistors with ultrathin horizontal tube-shape channel
    Chang, You-Tai
    Peng, Kang-Ping
    Li, Pei-Wen
    Lin, Horng-Chih
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [27] A Model of channel current for uniaxially strained Si n-channel metal-oxide-semiconductor field-effect transistor
    Lu Yi
    Zhang He-Ming
    Hu Hui-Yong
    Yang Jin-Yong
    Yin Shu-Juan
    Zhou Chun-Yu
    ACTA PHYSICA SINICA, 2015, 64 (19)
  • [28] SUBMICROMETER GATE LENGTH SCALING OF INVERSION CHANNEL HETEROJUNCTION FIELD-EFFECT TRANSISTOR
    KIELY, PA
    VANG, TA
    MICOVIC, M
    LEPORE, A
    TAYLOR, GW
    MALIK, R
    DOCTER, DP
    EVALDSSON, PA
    CLAISSE, PR
    BROWNGOEBELER, KF
    STORZ, F
    ELECTRONICS LETTERS, 1994, 30 (06) : 529 - 531
  • [29] Current increment of tunnel field-effect transistor using InGaAs nanowire/Si heterojunction by scaling of channel length
    Tomioka, Katsuhiro
    Fukui, Takashi
    APPLIED PHYSICS LETTERS, 2014, 104 (07)
  • [30] Simulation of Gate-All-Around Tunnel Field-Effect Transistor with an n-Doped Layer
    Lee, Dong Seup
    Yang, Hong-Seon
    Kang, Kwon-Chil
    Lee, Joung-Eob
    Lee, Jung Han
    Cho, Seongjae
    Park, Byung-Gook
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (05) : 540 - 545