Forksheet Field-Effect Transistors for Area Scaling and Gate-Drain Capacitance Reduction in Nanosheet-based CMOS Technologies

被引:0
|
作者
Mertens, H. [1 ]
Horiguchi, N. [1 ]
机构
[1] IMEC, Leuven, Belgium
来源
8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024 | 2024年
关键词
D O I
10.1109/EDTM58488.2024.10511640
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Nanosheet-based field-effect transistors with dielectric walls between adjacent devices, referred to as forksheet transistors, can improve CMOS scaling by means of (1) space reduction between transistors and (2) gate-drain capacitance reduction. We demonstrate forksheet device fabrication, including self-aligned gate cut formation for lateral channel-channel spaces as small as 12nm. In addition, we discuss pros and cons of different forksheet wall configurations. Dielectric walls positioned at standard cell outer bounds instead of inner bounds have the benefit that wall width scalability is independent of N-P patterning requirements. Source-drain cut patterning is an option to address process-induced wall loss between source-drains.
引用
收藏
页码:756 / 758
页数:3
相关论文
共 50 条
  • [11] Reduction method of gate-to-drain capacitance by oxide spacer formation in tunnel field-effect transistor with elevated drain
    Kim, Dae Woong Kwon Jang Hyun
    Park, Euyhwan
    Lee, Junil
    Park, Taehyung
    Lee, Ryoongbin
    Kim, Sihyun
    Park, Byung-Gook
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (06)
  • [12] Subthreshold Current Suppression in ReS2 Nanosheet-Based Field-Effect Transistors at High Temperatures
    Durante, Ofelia
    Intonti, Kimberly
    Viscardi, Loredana
    De Stefano, Sebastiano
    Faella, Enver
    Kumar, Arun
    Pelella, Aniello
    Romeo, Francesco
    Giubileo, Filippo
    Alghamdi, Manal Safar G.
    Alshehri, Mohammed Ali S.
    Craciun, Monica F.
    Russo, Saverio
    Di Bartolomeo, Antonio
    ACS APPLIED NANO MATERIALS, 2023, 6 (23) : 21663 - 21670
  • [13] Effect of induced gate noise at zero drain bias in field-effect transistors
    Jindal, RP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (03) : 432 - 434
  • [14] Gate capacitance of back-gated nanowire field-effect transistors
    Wunnicke, Olaf
    APPLIED PHYSICS LETTERS, 2006, 89 (08)
  • [15] Sensing with extended gate negative capacitance ferroelectric field-effect transistors
    Xue, Honglei
    Peng, Yue
    Jing, Qiushi
    Zhou, Jiuren
    Han, Genquan
    Fu, Wangyang
    CHIP, 2024, 3 (01):
  • [16] Analysis of Source-to-Drain Capacitance Components in Tunneling Field-Effect Transistors
    Lee, Sang Hyuk
    Kang, In Man
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (11) : 1280 - 1283
  • [17] Explicit Drain Current, Charge and Capacitance Model of Graphene Field-Effect Transistors
    Jimenez, David
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (12) : 4377 - 4383
  • [18] Could the negative capacitance effect be used in field-effect transistors with a ferroelectric gate?
    Eliseev, E. A.
    Morozovska, A. N.
    Yurchenko, L. P.
    Strikha, M. V.
    PHYSICS AND CHEMISTRY OF SOLID STATE, 2022, 23 (04): : 705 - 713
  • [19] SCALING OF SUBMICRON GAAS SCHOTTKY-GATE FIELD-EFFECT TRANSISTORS
    VALIEV, KA
    RYZHII, VI
    KHRENOV, GY
    SOVIET MICROELECTRONICS, 1989, 18 (02): : 49 - 54
  • [20] CURRENT SATURATION AND DRAIN CONDUCTANCE OF JUNCTION-GATE FIELD-EFFECT TRANSISTORS
    WU, SY
    SAH, CT
    SOLID-STATE ELECTRONICS, 1967, 10 (06) : 593 - &