Reduction method of gate-to-drain capacitance by oxide spacer formation in tunnel field-effect transistor with elevated drain

被引:5
|
作者
Kim, Dae Woong Kwon Jang Hyun
Park, Euyhwan
Lee, Junil
Park, Taehyung
Lee, Ryoongbin
Kim, Sihyun
Park, Byung-Gook [1 ]
机构
[1] Seoul Natl Univ, ISRC, Seoul 151744, South Korea
关键词
PERFORMANCE; SUBTHRESHOLD; DESIGN; MOSFET; SIGE; FET;
D O I
10.7567/JJAP.55.06GG04
中图分类号
O59 [应用物理学];
学科分类号
摘要
A novel fabrication method is proposed to reduce large gate-to-drain capacitance (CGD) and to improve AC switching characteristics in tunnel field-effect transistor (TFETs) with elevated drain (TFETED). In the proposed method, gate oxide at drain region (GDOX) is selectively formed through oxide deposition and spacer-etch process. Furthermore, the thicknesses of the GDOX are simply controlled by the amount of the oxide deposition and etch. Mixed-mode device and circuit technology computer aided design (TCAD) simulations are performed to verify the effects of the GDOX thickness on DC and AC switching characteristics of a TFETED inverter. As a result, it is found that AC switching characteristics such as output voltage pre-shoot and falling/rising delay are improved with nearly unchanged DC characteristics by thicker GDOX. This improvement is explained successfully by reduced CGD and positive shifted gate voltage (VG) versus CGD curves with the thicker GDOX. (C) 2016 The Japan Society of Applied Physics
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Tunnel field-effect transistor without gate-drain overlap
    Verhulst, Anne S.
    Vandenberghe, William G.
    Maex, Karen
    Groeseneken, Guido
    APPLIED PHYSICS LETTERS, 2007, 91 (05)
  • [2] Demonstration of Fin-Tunnel Field-Effect Transistor with Elevated Drain
    Kim, Jang Hyun
    Kim, Hyun Woo
    Kim, Garam
    Kim, Sangwan
    Park, Byung-Gook
    MICROMACHINES, 2019, 10 (01)
  • [3] Gate Oxide Thickness and Drain Current Variation of Dual Gate Tunnel Field Effect Transistor
    Howldar, S.
    Balaji, B.
    Rao, K. Srinivasa
    INTERNATIONAL JOURNAL OF ENGINEERING, 2024, 37 (03): : 520 - 528
  • [4] Transient Analysis of Tunnel Field-Effect Transistor with Raised Drain
    Kim, Jang Hyun
    Kim, HyunWoo
    Shin, Seong-Su
    Kim, Sangwan
    Park, Byung-Gook
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2019, 19 (10) : 6212 - 6216
  • [5] A CAPACITANCE METHOD TO DETERMINE THE GATE-TO-DRAIN SOURCE OVERLAP LENGTH OF MOSFETS
    CHAN, TY
    WU, AT
    KO, PK
    HU, CM
    IEEE ELECTRON DEVICE LETTERS, 1987, 8 (06) : 269 - 271
  • [6] TOAD Simulations of Double Gate Tunnel Field Effect Transistor with Spacer drain overlap base on Vertical Tunneling
    Singh, Sapna
    Chauhan, Sudakar Singh
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 1 - 4
  • [7] Novel Reconfigurable Field-Effect Transistor With Asymmetric Spacer Engineering at Drain Side
    Yao, Yan
    Sun, Yabin
    Li, Xiaojin
    Shi, Yanling
    Liu, Ziyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (02) : 751 - 757
  • [8] Determination of the Drain Saturation Voltage of a Metal-Oxide-Semiconductor Field-Effect Transistor by the Capacitance-Voltage Method
    Kim, Kwangsoo
    Choi, Pyungho
    Kim, Hyungjoon
    Park, Hyoungsun
    Choi, Byoungdeog
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (06)
  • [9] Impact of a Spacer-Drain Overlap on the Characteristics of a Silicon Tunnel Field-Effect Transistor Based on Vertical Tunneling
    Mallik, Abhijit
    Chattopadhyay, Avik
    Guin, Shilpi
    Karmakar, Anupam
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (03) : 935 - 943
  • [10] FIELD-EFFECT TRANSISTOR PHANTASTRON WITH DRAIN COUPLING
    VATUTIN, EM
    TELECOMMUNICATIONS AND RADIO ENGINEERING, 1972, 26 (12) : 99 - 101