共 50 条
- [1] VLSI IMPLEMENTATION OF A 16X16 DISCRETE COSINE TRANSFORM [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (04): : 610 - 617
- [2] 16x16 Integer cosine transform for HD video coding [J]. ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2006, PROCEEDINGS, 2006, 4261 : 114 - +
- [3] Implementation of 16x16 ATM switch fabric with pipelined architecture [J]. ICICS - PROCEEDINGS OF 1997 INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS AND SIGNAL PROCESSING, VOLS 1-3: THEME: TRENDS IN INFORMATION SYSTEMS ENGINEERING AND WIRELESS MULTIMEDIA COMMUNICATIONS, 1997, : 868 - 872
- [4] HARDWARE ARCHITECTURE FOR H.264/AVC INTRA 16X16 FRAME PROCESSING [J]. 2009 6TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES, VOLS 1 AND 2, 2009, : 633 - +
- [5] Hardware Architecture for H.264/AVC INTRA 16X16 Frame Processing [J]. DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 82 - +
- [6] Implementation of 16x16 SRAM Memory Array [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 458 - 462
- [8] Efficient VLSI Architecture for 16-Point Discrete Cosine Transform [J]. Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2020, 90 : 27 - 37
- [9] An optimized hardware architecture of 4x4, 8x8, 16x16 and 32x32 inverse transform for HEVC [J]. 2016 2ND INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR SIGNAL AND IMAGE PROCESSING (ATSIP), 2016, : 264 - 267
- [10] Design and Implementation of 16x16 Modified Booth Multiplier [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,