A NEW ARCHITECTURE FOR HARDWARE IMPLEMENTATION OF A 16X16 DISCRETE COSINE TRANSFORM

被引:2
|
作者
HSU, CY
WU, HD
机构
[1] Department of Electrical Engineering, Tatung Institute of Technology, Taipei, 10451, 40 Chung-Shan North Road
关键词
D O I
10.1080/00207219208925600
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The two-dimensional discrete cosine transform (2D DCT) has been widely applied in image and video signal compression. A direct hardware implementation of the 16 x 16 DCT requires many multipliers. As the circuit of a multiplier is very complex, we propose an efficient hardware realization of the 16 x 16 DCT. The new structure requires no multipliers. A concurrent architecture for a 16 x 16 DCT using the permuted difference coefficient (PDC) algorithm is presented. The advantages of this new architecture are high speed, high accuracy, and efficient hardware realization. This proposed architecture has been demonstrated for a 16 x 16 DCT with the simulation of finite word-length. The simulation results shows that our development is quite attractive for digital image compression.
引用
收藏
页码:593 / 603
页数:11
相关论文
共 50 条
  • [1] VLSI IMPLEMENTATION OF A 16X16 DISCRETE COSINE TRANSFORM
    SUN, MT
    CHEN, TC
    GOTTLIEB, AM
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (04): : 610 - 617
  • [2] 16x16 Integer cosine transform for HD video coding
    Dong, Jie
    Ngan, King N.
    [J]. ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2006, PROCEEDINGS, 2006, 4261 : 114 - +
  • [3] Implementation of 16x16 ATM switch fabric with pipelined architecture
    Lee, JJ
    Oh, JT
    Park, YH
    Kim, HJ
    [J]. ICICS - PROCEEDINGS OF 1997 INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS AND SIGNAL PROCESSING, VOLS 1-3: THEME: TRENDS IN INFORMATION SYSTEMS ENGINEERING AND WIRELESS MULTIMEDIA COMMUNICATIONS, 1997, : 868 - 872
  • [4] HARDWARE ARCHITECTURE FOR H.264/AVC INTRA 16X16 FRAME PROCESSING
    Loukil, H.
    Arous, S.
    Werda, I.
    Ben Atitallah, A.
    Kadionik, P.
    Masmoudi, N.
    [J]. 2009 6TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES, VOLS 1 AND 2, 2009, : 633 - +
  • [5] Hardware Architecture for H.264/AVC INTRA 16X16 Frame Processing
    Loukil, H.
    Arous, S.
    Atitallah, A. Ben
    Kadionik, P.
    Masmoudi, N.
    [J]. DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 82 - +
  • [6] Implementation of 16x16 SRAM Memory Array
    Banga, Himanshu
    Agarwal, Dheeraj
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 458 - 462
  • [7] Efficient VLSI Architecture for 16-Point Discrete Cosine Transform
    Thiruveni, M.
    Shanthi, D.
    [J]. PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2020, 90 (01) : 27 - 37
  • [8] Efficient VLSI Architecture for 16-Point Discrete Cosine Transform
    M. Thiruveni
    D. Shanthi
    [J]. Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2020, 90 : 27 - 37
  • [9] An optimized hardware architecture of 4x4, 8x8, 16x16 and 32x32 inverse transform for HEVC
    Kammoun, Manel
    Maamouri, Emna
    Ben Atitallah, Ahmed
    Masmoudi, Nouri
    [J]. 2016 2ND INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR SIGNAL AND IMAGE PROCESSING (ATSIP), 2016, : 264 - 267
  • [10] Design and Implementation of 16x16 Modified Booth Multiplier
    Manjunath
    Harikiran, Venama
    Manikanta, Kopparapu
    Sivanantham, S.
    Sivasankaran, K.
    [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,