A NEW ARCHITECTURE FOR HARDWARE IMPLEMENTATION OF A 16X16 DISCRETE COSINE TRANSFORM

被引:2
|
作者
HSU, CY
WU, HD
机构
[1] Department of Electrical Engineering, Tatung Institute of Technology, Taipei, 10451, 40 Chung-Shan North Road
关键词
D O I
10.1080/00207219208925600
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The two-dimensional discrete cosine transform (2D DCT) has been widely applied in image and video signal compression. A direct hardware implementation of the 16 x 16 DCT requires many multipliers. As the circuit of a multiplier is very complex, we propose an efficient hardware realization of the 16 x 16 DCT. The new structure requires no multipliers. A concurrent architecture for a 16 x 16 DCT using the permuted difference coefficient (PDC) algorithm is presented. The advantages of this new architecture are high speed, high accuracy, and efficient hardware realization. This proposed architecture has been demonstrated for a 16 x 16 DCT with the simulation of finite word-length. The simulation results shows that our development is quite attractive for digital image compression.
引用
收藏
页码:593 / 603
页数:11
相关论文
共 50 条
  • [31] A 16X16 CROSSPOINT SWITCH FOR TERNARY ENCODED SIGNALS
    JAYAKUMAR, A
    YOUNG, KC
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1988, 6 (03) : 566 - 571
  • [32] A MULTICHIP PACKAGED GAAS 16X16 PARALLEL MULTIPLIER
    SEKIGUCHI, T
    SAWADA, S
    HIROSE, T
    NISHIGUCHI, M
    SHIGA, N
    HAYASHI, H
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1992, 15 (04): : 444 - 450
  • [33] Pipeline architecture for 8x8 discrete cosine transform
    Takala, J
    Nikara, J
    Akopian, D
    Astola, J
    Saarinen, J
    2000 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS, VOLS I-VI, 2000, : 3303 - 3306
  • [34] A 45NS 16X16 CMOS MULTIPLIER
    KAJI, Y
    SUGIYAMA, N
    KITAMURA, Y
    OHYA, S
    KIKUCHI, M
    ISSCC DIGEST OF TECHNICAL PAPERS, 1984, 27 : 84 - 85
  • [35] Polymeric 16x16 digital optical switch matrix
    Rabbering, FLW
    van Nunen, JFP
    Eldada, L
    ECOC'01: 27TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION, VOLS 1-6, 2001, : A78 - A79
  • [36] Implementation of the digital logic for reading-out a 16x16 pixel X-ray detector array
    Ferragina, V.
    Malcovati, P.
    Ratti, N.
    Cappelluti, I.
    Bertuccio, G.
    2006 IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE PROCEEDINGS, VOLS 1-5, 2006, : 1263 - +
  • [37] A new discrete wavelet transform appropriate for hardware implementation
    Meshkat, Amin
    Dehghani, Rasoul
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (03) : 369 - 384
  • [38] Efficient systolic architecture for implementation of 2-D discrete cosine transform
    Nayak, SS
    Meher, PK
    IETE JOURNAL OF RESEARCH, 2001, 47 (3-4) : 173 - 178
  • [39] UNIFIED FORWARD AND INVERSE DISCRETE COSINE TRANSFORM ARCHITECTURE AND PROPOSED VLSI IMPLEMENTATION
    CURRENT, KW
    PARKHURST, JR
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1990, 69 (02) : 233 - 246
  • [40] A Paralleled Greedy LLL Algorithm for 16x16 MIMO Detection
    Chen, Lirui
    Wang, Yu
    Xing, Zuocheng
    Qiu, Shikai
    Wang, Qinglin
    Zhang, Yang
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,