A NEW ARCHITECTURE FOR HARDWARE IMPLEMENTATION OF A 16X16 DISCRETE COSINE TRANSFORM

被引:2
|
作者
HSU, CY
WU, HD
机构
[1] Department of Electrical Engineering, Tatung Institute of Technology, Taipei, 10451, 40 Chung-Shan North Road
关键词
D O I
10.1080/00207219208925600
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The two-dimensional discrete cosine transform (2D DCT) has been widely applied in image and video signal compression. A direct hardware implementation of the 16 x 16 DCT requires many multipliers. As the circuit of a multiplier is very complex, we propose an efficient hardware realization of the 16 x 16 DCT. The new structure requires no multipliers. A concurrent architecture for a 16 x 16 DCT using the permuted difference coefficient (PDC) algorithm is presented. The advantages of this new architecture are high speed, high accuracy, and efficient hardware realization. This proposed architecture has been demonstrated for a 16 x 16 DCT with the simulation of finite word-length. The simulation results shows that our development is quite attractive for digital image compression.
引用
收藏
页码:593 / 603
页数:11
相关论文
共 50 条
  • [21] Characteristics of 16x16 micro optical switch
    Choi, H
    Yoon, Y
    Kim, JH
    Kim, YS
    [J]. 2002 IEEE/LEOS INTERNATIONAL CONFERENCE ON OPTICAL MEMS, CONFERENCE DIGEST, 2002, : 109 - 110
  • [22] A new VLSI algorithm and architecture for the hardware implementation of type IV discrete cosine transform using a pseudo-band correlation structure
    Chiper, Doru Florin
    [J]. OPEN COMPUTER SCIENCE, 2011, 1 (02): : 243 - 250
  • [23] DESIGN AND IMPLEMENTATION OF A TOTALLY SELF-CHECKING 16X16 BIT ARRAY MULTIPLIER
    KANOPOULOS, N
    CARABETTA, JH
    [J]. INTEGRATION-THE VLSI JOURNAL, 1992, 14 (02) : 215 - 228
  • [24] A GAAS 16X16 BIT PARALLEL MULTIPLIER
    NAKAYAMA, Y
    SUYAMA, K
    SHIMIZU, H
    YOKOYAMA, N
    OHNISHI, H
    SHIBATOMI, A
    ISHIKAWA, H
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (05) : 599 - 603
  • [25] Steerable-Discrete-Cosine-Transform (SDCT): Hardware Implementation and Performance Analysis
    Peloso, Riccardo
    Capra, Maurizio
    Sole, Luigi
    Roch, Massimo Ruo
    Masera, Guido
    Martina, Maurizio
    [J]. SENSORS, 2020, 20 (05)
  • [26] Hardware Architecture for the Implementation of the Discrete Wavelet Transform in two Dimensions
    Rios-Cotazo, Norma X.
    Bernal-Norena, Alvaro
    [J]. INGENIERIA Y COMPETITIVIDAD, 2014, 16 (01): : 63 - 75
  • [27] A new multidimensional recursive architecture for computing the discrete cosine transform
    Elnaggar, A
    Alnuweiri, HM
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2000, 10 (01) : 113 - 119
  • [28] AN APPROACH TO THE IMPLEMENTATION OF A DISCRETE COSINE TRANSFORM
    BERTOCCI, G
    SCHOENHERR, BW
    MESSERSCHMITT, DG
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1982, 30 (04) : 635 - 641
  • [29] VHDL implementation of 16x16 multiplier using pipelined 16x8 modified Radix-4 booth multiplier
    Tawfeek, Radwa M.
    Elmenyawi, Marwa A.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (06) : 971 - 985
  • [30] A new convolutional formulation of discrete cosine transform for systolic implementation
    Meher, P. K.
    Patra, J. C.
    [J]. 2007 6TH INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS & SIGNAL PROCESSING, VOLS 1-4, 2007, : 256 - 259