Hardware Architecture for the Implementation of the Discrete Wavelet Transform in two Dimensions

被引:0
|
作者
Rios-Cotazo, Norma X. [1 ]
Bernal-Norena, Alvaro [2 ]
机构
[1] Univ Antonio Jose Camacho, Fac Ingn Inst, Cali, Colombia
[2] Univ Valle, Escuela Ingn Elect & Elect, Grp GADyM, Cali, Colombia
来源
INGENIERIA Y COMPETITIVIDAD | 2014年 / 16卷 / 01期
关键词
Hardware Architectures; FPGA; Nios Processor; Wavelet transform;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a hardware architecture developed by the two-dimensional wavelet transform on an FPGA, in the design it was searched a balance between the number of required logic cells and the processing speed. The design is based on a methodology to reuse the input data with a parallel-pipelined structure and a calculation of the coefficients is perfomed using a method of odd and even numbers, which is achieved by calculating a cycle ratio after 2 cycles latency, to store the data processing result of the SDRAM memory is used IS42S16400. the control unit uses a design architecture supported by Nios II processor. The system was implemented in the FPGA Altera Cyclone II EP2C35F672C6 using a design that combines descriptions in VHDL, schematics and control connection via a general purpose processor.
引用
收藏
页码:63 / 75
页数:13
相关论文
共 50 条
  • [1] Optimal Parallel Hardware Architecture for Discrete Wavelet Transform
    Liu Ying
    Hao Yanling
    Wang Renlong
    [J]. PROCEEDINGS OF THE 27TH CHINESE CONTROL CONFERENCE, VOL 5, 2008, : 785 - 789
  • [2] Implementation of Efficient Architecture of Two-Dimensional Discrete Wavelet Transform
    Song, Jinook
    Park, In-Cheol
    [J]. ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 701 - 702
  • [3] A new discrete wavelet transform appropriate for hardware implementation
    Meshkat, Amin
    Dehghani, Rasoul
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (03) : 369 - 384
  • [4] Pipelined Architecture for Discrete Wavelet Transform Implementation on FPGA
    Bahoura, Mohammed
    Ezzaidi, Hassan
    [J]. 2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 459 - 462
  • [5] A Hardware Implementation of Discrete Wavelet Transform for Compression of a Natural Image
    Padmavati, S.
    Meshram, Vaibhav
    Jayadevappa
    [J]. 2017 INTERNATIONAL CONFERENCE ON ALGORITHMS, METHODOLOGY, MODELS AND APPLICATIONS IN EMERGING TECHNOLOGIES (ICAMMAET), 2017,
  • [6] Efficient Hardware Implementation of Discrete Wavelet Transform Based on Stochastic Computing
    Salehi, Sayed Ahmad
    Dhruba, Durjoy Deb
    [J]. 2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 422 - 427
  • [7] Architecture research and VLSI implementation for discrete wavelet packet transform
    Xu Mei-hua
    Chen Zhang-jin
    Cheng Yu-lan
    [J]. 2006 CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN AND PACKAGING AND COMPONENT FAILURE ANALYSIS (HDP '06), PROCEEDINGS, 2006, : 274 - +
  • [8] An efficient implementation of scalable architecture for discrete wavelet transform on FPGA
    Guarisco, Michael
    Zhang, Xun
    Rabah, Hassan
    Weber, Serge
    [J]. 2007 IEEE DALLAS/CAS WORKSHOP ON SYSTEM-ON-CHIP (SOC): DESIGN, APPLICATIONS, INTEGRATION, AND SOFTWARE, 2007, : 89 - +
  • [9] OPTIMIZED IMPLEMENTATION OF A FAST WAVELET PACKET TRANSFORM ARCHITECTURE WITH HARDWARE ACCELERATION
    Ghozatloo, Hamid Reza
    Noori, Mohammad
    [J]. ISPRA '09: PROCEEDINGS OF THE 9TH WSEAS INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, ROBOTICS AND AUTOMATION, 2010, : 27 - +
  • [10] Analysing soil variation in two dimensions with the discrete wavelet transform
    Lark, RM
    Webster, R
    [J]. EUROPEAN JOURNAL OF SOIL SCIENCE, 2004, 55 (04) : 777 - 797