VHDL implementation of 16x16 multiplier using pipelined 16x8 modified Radix-4 booth multiplier

被引:3
|
作者
Tawfeek, Radwa M. [1 ]
Elmenyawi, Marwa A. [1 ]
机构
[1] Benha Univ, Benha Fac Engn, Banha, Egypt
关键词
8x8; multiplier; 16; x; Booth Multiplier; modified Radix-4 Booth; pipeline multiplier; Zero Skip; LOW-POWER;
D O I
10.1080/00207217.2022.2068198
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Rapidly growing technology has increased the demand for digital signal processing applications that are fast and effective in real-time. One of the basic operations frequently required in these applications is the multiplication operation. There is a need to develop a multiplier with high speed, less area, and low power consumption to improve its performance. One of the fastest multiplier circuits is the Radix-4 Booth multiplier. Booth encoder reduces the number of partial products and hence the number of additions. The pipeline scheme is one of the most used designs to accelerate the multiplier performance. In this paper, two designs are presented. The first proposed design aims to reduce the delay of the multiplication operation of a 16 x 16 multiplier. This design uses a pipeline scheme differently by partitioning the input into two parts and overlapping their processing. The second proposed design reduces the multiplier area by applying enhancements in the modified booth encoder circuit. The proposed circuits are synthesized using XILINX ISE 14.7 and realized using ML605 Virtex 6 FPGA board. The first proposed design achieves higher speed, lower power consumption, and less area than the prior design. The second proposed design achieves more area and power consumption reduction.
引用
收藏
页码:971 / 985
页数:15
相关论文
共 50 条
  • [1] Design and Implementation of 16x16 Modified Booth Multiplier
    Manjunath
    Harikiran, Venama
    Manikanta, Kopparapu
    Sivanantham, S.
    Sivasankaran, K.
    [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [2] 16X16 Fast Signed Multiplier Using Booth and Vedic Architecture
    Shing, L. Z.
    Hussin, R.
    Kamarudin, A.
    Mohyar, S. N.
    Taking, S.
    Aziz, M. H. A.
    Ahmad, N.
    [J]. 4TH ELECTRONIC AND GREEN MATERIALS INTERNATIONAL CONFERENCE 2018 (EGM 2018), 2018, 2045
  • [3] A NMOS LSI 16X16 MULTIPLIER
    WITTMER, NC
    MICHEJDA, JA
    GANNETT, JW
    BECHTOLD, PF
    TAYLOR, GW
    LIFSHITZ, N
    DENNIS, DC
    BAYRUNS, RJ
    [J]. ISSCC DIGEST OF TECHNICAL PAPERS, 1983, 26 : 32 - 33
  • [4] The design of 16x16 wave pipelined multiplier using fan-in equalization technique
    Shim, D
    Kim, W
    [J]. 40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 336 - 339
  • [5] A GAAS 16X16 BIT PARALLEL MULTIPLIER
    NAKAYAMA, Y
    SUYAMA, K
    SHIMIZU, H
    YOKOYAMA, N
    OHNISHI, H
    SHIBATOMI, A
    ISHIKAWA, H
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (05) : 599 - 603
  • [6] A high speed pipelined radix-16 Booth multiplier architecture for FPGA implementation
    Cekli, Serap
    Akman, Ali
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 185
  • [7] A MULTICHIP PACKAGED GAAS 16X16 PARALLEL MULTIPLIER
    SEKIGUCHI, T
    SAWADA, S
    HIROSE, T
    NISHIGUCHI, M
    SHIGA, N
    HAYASHI, H
    [J]. IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1992, 15 (04): : 444 - 450
  • [8] A 45NS 16X16 CMOS MULTIPLIER
    KAJI, Y
    SUGIYAMA, N
    KITAMURA, Y
    OHYA, S
    KIKUCHI, M
    [J]. ISSCC DIGEST OF TECHNICAL PAPERS, 1984, 27 : 84 - 85
  • [9] Design and Optimization of 16x16 Bit Multiplier Using Vedic Mathematics
    Gadakh, Sheetal N.
    Khade, Amitkumar
    [J]. 2016 INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND DYNAMIC OPTIMIZATION TECHNIQUES (ICACDOT), 2016, : 460 - 464
  • [10] High Speed 16x16 bit Booth Multiplier Based on Novel 4-2 Compressor Structure
    Rahnamaei, Ali
    Fatin, Gholamreza Zare
    [J]. 2018 1ST INTERNATIONAL CONFERENCE ON ADVANCED RESEARCH IN ENGINEERING SCIENCES (ARES), 2018,