A new VLSI algorithm and architecture for the hardware implementation of type IV discrete cosine transform using a pseudo-band correlation structure

被引:3
|
作者
Chiper, Doru Florin [1 ]
机构
[1] Tech Univ Gh Asachi Iasi, Dept Appl Elect, B Dul Carol 1,11, RO-6600 Iasi, Romania
来源
OPEN COMPUTER SCIENCE | 2011年 / 1卷 / 02期
关键词
parallel algorithm; parallel architecture; systolic arrays;
D O I
10.2478/s13537-011-0015-z
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A new VLSI algorithm and its associated systolic array architecture for a prime length type IV discrete cosine transform is presented. They represent the basis of an efficient design approach for deriving a linear systolic array architecture for type IV DCT. The proposed algorithm uses a regular computational structure called pseudoband correlation structure that is appropriate for a VLSI implementation. The proposed algorithm is then mapped onto a linear systolic array with a small number of I/O channels and low I/O bandwidth. The proposed architecture can be unified with that obtained for type IV DST due to a similar kernel. A highly efficient VLSI chip can be thus obtained with good performance in the architectural topology, computing parallelism, processing speed, hardware complexity and I/O costs similar to those obtained for circular correlation and cyclic convolution computational structures.
引用
收藏
页码:243 / 250
页数:8
相关论文
共 35 条